This is an archive of the discontinued LLVM Phabricator instance.

[AMDGPU] Define DWARF encoding for condition code registers
ClosedPublic

Authored by t-tye on Jun 24 2020, 7:39 PM.

Details

Summary
  • Define DWARF register numbers for vector and scalar condition codes.
  • Document intended purpose of reserved DWARF register numbers.

Diff Detail

Event Timeline

t-tye created this revision.Jun 24 2020, 7:39 PM
Herald added a project: Restricted Project. · View Herald TranscriptJun 24 2020, 7:39 PM
scott.linder accepted this revision.Jun 26 2020, 9:38 AM
This revision is now accepted and ready to land.Jun 26 2020, 9:38 AM
This revision was automatically updated to reflect the committed changes.