This also allows three op patterns to use increased constant bus
limit of GFX10.
Details
Details
- Reviewers
- kzhuravl 
- Commits
- rZORG88d668f2fce0: [AMDGPU] Pattern for v_xor3_b32
 rZORG300e94d65887: [AMDGPU] Pattern for v_xor3_b32
 rG88d668f2fce0: [AMDGPU] Pattern for v_xor3_b32
 rG300e94d65887: [AMDGPU] Pattern for v_xor3_b32
 rG64196850f0e9: [AMDGPU] Pattern for v_xor3_b32
 rL360395: [AMDGPU] Pattern for v_xor3_b32
Diff Detail
Diff Detail
- Repository
- rL LLVM