Details
Details
Diff Detail
Diff Detail
Event Timeline
Comment Actions
LGTM with a nit.
test/MC/Disassembler/Mips/micromips32r6.txt | ||
---|---|---|
18 | Use the single-line style. |
Paths
| Differential D8800
[mips][microMIPSr6] Implement NOR, OR, ORI, XOR and XORI instructions ClosedPublic Authored by zoran.jovanovic on Apr 2 2015, 6:06 AM.
Details
Diff Detail Event Timelinezoran.jovanovic retitled this revision from to [mips][microMIPSr6] Implement NOR, OR, ORI, XOR and XORI instructions. zoran.jovanovic updated this object. zoran.jovanovic added parent revisions: D8386: [mips][microMIPSr6] Implement initial subtarget support, D8387: [mips][microMIPSr6] Implement initial mapping support, D8388: [mips][microMIPSr6] Implement BALC and BC instructions, D8490: [mips][microMIPSr6] Implement disassembler support, D8661: [mips][microMIPSr6] Implement mips32 to microMIPSr6 mapping support , D8704: [mips][microMIPSr6] Implement ADD, ADDU and ADDIU instructions. Comment Actions LGTM with a nit.
This revision is now accepted and ready to land.May 14 2015, 6:14 AM Closed by commit rL237697: [mips][microMIPSr6] Implement NOR, OR, ORI, XOR and XORI instructions (authored by zjovanovic). · Explain WhyMay 19 2015, 7:16 AM This revision was automatically updated to reflect the committed changes.
Revision Contents
Diff 23144 lib/Target/Mips/MicroMips32r6InstrInfo.td
lib/Target/Mips/MipsInstrInfo.td
test/MC/Disassembler/Mips/micromips32r6.txttest/MC/Mips/micromips32r6/valid.s
|
Use the single-line style.