This is an archive of the discontinued LLVM Phabricator instance.

[X86] Add isel pattern infrastructure to begin recognizing when we're inserting 0s into the upper portions of a vector register and the producing instruction as already produced the zeros.
ClosedPublic

Authored by craig.topper on Sep 8 2017, 4:40 PM.

Details

Summary

Currently if we're inserting 0s into the upper elements of a vector register we insert an explicit move of the smaller register to implicitly zero the upper bits. But if we can prove that they are already zero we can skip that. This is based on a similar idea of what we do to avoid emitting explicit zero extends for GR32->GR64.

Unfortunately, this is harder for vector registers because there are several opcodes that don't have VEX equivalent instructions, but can write to XMM registers. Among these are SHA instructions and a MMX->XMM move. Bitcasts can also get in the way.

So for now I'm starting with explicitly allowing only VPMADDWD because we emit zeros in combineLoopMAddPattern. So that is placing extra instruction into the reduction loop.

I'd like to allow PSADBW as well after D37453, but that's currently blocked by a bitcast. We either need to peek through bitcasts or canonicalize insert_subvectors with zeros to remove bitcasts on the value being inserted.

Longer term we should probably have a cleanup pass that removes superfluous zeroing moves even when the producer is in another basic block which is something these isel tricks can't do. See PR32544.

Diff Detail

Repository
rL LLVM

Event Timeline

craig.topper created this revision.Sep 8 2017, 4:40 PM
igorb accepted this revision.Sep 15 2017, 1:36 AM

LGTM

This revision is now accepted and ready to land.Sep 15 2017, 1:36 AM
This revision was automatically updated to reflect the committed changes.