@@ -37,8 +37,8 @@ class AMDGPUTargetMachine : public LLVMTargetMachine {
37
37
AMDGPUIntrinsicInfo IntrinsicInfo;
38
38
39
39
public:
40
- AMDGPUTargetMachine (const Target &T, const Triple &TT, StringRef FS ,
41
- StringRef CPU , TargetOptions Options, Reloc::Model RM,
40
+ AMDGPUTargetMachine (const Target &T, const Triple &TT, StringRef CPU ,
41
+ StringRef FS , TargetOptions Options, Reloc::Model RM,
42
42
CodeModel::Model CM, CodeGenOpt::Level OL);
43
43
~AMDGPUTargetMachine ();
44
44
@@ -63,8 +63,8 @@ class AMDGPUTargetMachine : public LLVMTargetMachine {
63
63
class R600TargetMachine : public AMDGPUTargetMachine {
64
64
65
65
public:
66
- R600TargetMachine (const Target &T, const Triple &TT, StringRef FS ,
67
- StringRef CPU , TargetOptions Options, Reloc::Model RM,
66
+ R600TargetMachine (const Target &T, const Triple &TT, StringRef CPU ,
67
+ StringRef FS , TargetOptions Options, Reloc::Model RM,
68
68
CodeModel::Model CM, CodeGenOpt::Level OL);
69
69
70
70
TargetPassConfig *createPassConfig (PassManagerBase &PM) override ;
@@ -77,8 +77,8 @@ class R600TargetMachine : public AMDGPUTargetMachine {
77
77
class GCNTargetMachine : public AMDGPUTargetMachine {
78
78
79
79
public:
80
- GCNTargetMachine (const Target &T, const Triple &TT, StringRef FS ,
81
- StringRef CPU , TargetOptions Options, Reloc::Model RM,
80
+ GCNTargetMachine (const Target &T, const Triple &TT, StringRef CPU ,
81
+ StringRef FS , TargetOptions Options, Reloc::Model RM,
82
82
CodeModel::Model CM, CodeGenOpt::Level OL);
83
83
84
84
TargetPassConfig *createPassConfig (PassManagerBase &PM) override ;
0 commit comments