Skip to content

Commit 5dde1d2

Browse files
committedFeb 5, 2016
AMDGPU: Fix ordering of CPU and FS parameters in TargetMachine constructors
Reviewers: arsenm Subscribers: arsenm, llvm-commits Differential Revision: http://reviews.llvm.org/D16863 llvm-svn: 259897
1 parent 6da9115 commit 5dde1d2

File tree

2 files changed

+10
-10
lines changed

2 files changed

+10
-10
lines changed
 

‎llvm/lib/Target/AMDGPU/AMDGPUTargetMachine.cpp

+4-4
Original file line numberDiff line numberDiff line change
@@ -124,20 +124,20 @@ AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
124124
//===----------------------------------------------------------------------===//
125125

126126
R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
127-
StringRef FS, StringRef CPU,
127+
StringRef CPU, StringRef FS,
128128
TargetOptions Options, Reloc::Model RM,
129129
CodeModel::Model CM, CodeGenOpt::Level OL)
130-
: AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
130+
: AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
131131

132132
//===----------------------------------------------------------------------===//
133133
// GCN Target Machine (SI+)
134134
//===----------------------------------------------------------------------===//
135135

136136
GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
137-
StringRef FS, StringRef CPU,
137+
StringRef CPU, StringRef FS,
138138
TargetOptions Options, Reloc::Model RM,
139139
CodeModel::Model CM, CodeGenOpt::Level OL)
140-
: AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
140+
: AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
141141

142142
//===----------------------------------------------------------------------===//
143143
// AMDGPU Pass Setup

‎llvm/lib/Target/AMDGPU/AMDGPUTargetMachine.h

+6-6
Original file line numberDiff line numberDiff line change
@@ -37,8 +37,8 @@ class AMDGPUTargetMachine : public LLVMTargetMachine {
3737
AMDGPUIntrinsicInfo IntrinsicInfo;
3838

3939
public:
40-
AMDGPUTargetMachine(const Target &T, const Triple &TT, StringRef FS,
41-
StringRef CPU, TargetOptions Options, Reloc::Model RM,
40+
AMDGPUTargetMachine(const Target &T, const Triple &TT, StringRef CPU,
41+
StringRef FS, TargetOptions Options, Reloc::Model RM,
4242
CodeModel::Model CM, CodeGenOpt::Level OL);
4343
~AMDGPUTargetMachine();
4444

@@ -63,8 +63,8 @@ class AMDGPUTargetMachine : public LLVMTargetMachine {
6363
class R600TargetMachine : public AMDGPUTargetMachine {
6464

6565
public:
66-
R600TargetMachine(const Target &T, const Triple &TT, StringRef FS,
67-
StringRef CPU, TargetOptions Options, Reloc::Model RM,
66+
R600TargetMachine(const Target &T, const Triple &TT, StringRef CPU,
67+
StringRef FS, TargetOptions Options, Reloc::Model RM,
6868
CodeModel::Model CM, CodeGenOpt::Level OL);
6969

7070
TargetPassConfig *createPassConfig(PassManagerBase &PM) override;
@@ -77,8 +77,8 @@ class R600TargetMachine : public AMDGPUTargetMachine {
7777
class GCNTargetMachine : public AMDGPUTargetMachine {
7878

7979
public:
80-
GCNTargetMachine(const Target &T, const Triple &TT, StringRef FS,
81-
StringRef CPU, TargetOptions Options, Reloc::Model RM,
80+
GCNTargetMachine(const Target &T, const Triple &TT, StringRef CPU,
81+
StringRef FS, TargetOptions Options, Reloc::Model RM,
8282
CodeModel::Model CM, CodeGenOpt::Level OL);
8383

8484
TargetPassConfig *createPassConfig(PassManagerBase &PM) override;

0 commit comments

Comments
 (0)
Please sign in to comment.