HomePhabricator

[MIPS GlobalISel] Fix mul operands

Description

[MIPS GlobalISel] Fix mul operands

Unsigned mul high for MIPS32 is selected into two PseudoInstructions:
PseudoMULTu and PseudoMFHI that use accumulator register class ACC64 for
some of its operands. Registers in this class have appropriate hi and lo
register as subregisters: $lo0 and $hi0 are subregisters of $ac0 etc.
mul instruction implicit-defs $lo0 and $hi0 according to MipsInstrInfo.td.
In functions where mul and PseudoMULTu are present fastRegisterAllocator
will "run out of registers during register allocation" because
'calcSpillCost' for $ac0 will return spillImpossible because subregisters
$lo0 and $hi0 of $ac0 are reserved by mul instruction above. A solution is
to mark implicit-defs of $lo0 and $hi0 as dead in mul instruction.

Differential Revision: https://reviews.llvm.org/D58715

Details

Committed
Petar.AvramovicMar 7 2019, 5:28 AM
Differential Revision
D58715: [MIPS GlobalISel] Fix mul operands
Parents
rL355593: [ASTImporter] Handle redecl chain of FunctionTemplateDecls
Branches
Unknown
Tags
Unknown