Changeset View
Changeset View
Standalone View
Standalone View
llvm/test/CodeGen/RISCV/rvv/fshr-fshl-vp.ll
- This file was added.
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py | |||||
; RUN: llc -mtriple=riscv32 -mattr=+v,+m -verify-machineinstrs < %s | FileCheck %s | |||||
; RUN: llc -mtriple=riscv64 -mattr=+v,+m -verify-machineinstrs < %s | FileCheck %s | |||||
declare <vscale x 1 x i8> @llvm.vp.fshr.nxv1i8(<vscale x 1 x i8>, <vscale x 1 x i8>, <vscale x 1 x i8>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i8> @fshr_v1i8(<vscale x 1 x i8> %a, <vscale x 1 x i8> %b, <vscale x 1 x i8> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v1i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i8> @llvm.vp.fshr.nxv1i8(<vscale x 1 x i8> %a, <vscale x 1 x i8> %b, <vscale x 1 x i8> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i8> %res | |||||
} | |||||
declare <vscale x 1 x i8> @llvm.vp.fshl.nxv1i8(<vscale x 1 x i8>, <vscale x 1 x i8>, <vscale x 1 x i8>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i8> @fshl_v1i8(<vscale x 1 x i8> %a, <vscale x 1 x i8> %b, <vscale x 1 x i8> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v1i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i8> @llvm.vp.fshl.nxv1i8(<vscale x 1 x i8> %a, <vscale x 1 x i8> %b, <vscale x 1 x i8> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i8> %res | |||||
} | |||||
declare <vscale x 2 x i8> @llvm.vp.fshr.nxv2i8(<vscale x 2 x i8>, <vscale x 2 x i8>, <vscale x 2 x i8>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i8> @fshr_v2i8(<vscale x 2 x i8> %a, <vscale x 2 x i8> %b, <vscale x 2 x i8> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v2i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i8> @llvm.vp.fshr.nxv2i8(<vscale x 2 x i8> %a, <vscale x 2 x i8> %b, <vscale x 2 x i8> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i8> %res | |||||
} | |||||
declare <vscale x 2 x i8> @llvm.vp.fshl.nxv2i8(<vscale x 2 x i8>, <vscale x 2 x i8>, <vscale x 2 x i8>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i8> @fshl_v2i8(<vscale x 2 x i8> %a, <vscale x 2 x i8> %b, <vscale x 2 x i8> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v2i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i8> @llvm.vp.fshl.nxv2i8(<vscale x 2 x i8> %a, <vscale x 2 x i8> %b, <vscale x 2 x i8> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i8> %res | |||||
} | |||||
declare <vscale x 4 x i8> @llvm.vp.fshr.nxv4i8(<vscale x 4 x i8>, <vscale x 4 x i8>, <vscale x 4 x i8>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i8> @fshr_v4i8(<vscale x 4 x i8> %a, <vscale x 4 x i8> %b, <vscale x 4 x i8> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v4i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i8> @llvm.vp.fshr.nxv4i8(<vscale x 4 x i8> %a, <vscale x 4 x i8> %b, <vscale x 4 x i8> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i8> %res | |||||
} | |||||
declare <vscale x 4 x i8> @llvm.vp.fshl.nxv4i8(<vscale x 4 x i8>, <vscale x 4 x i8>, <vscale x 4 x i8>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i8> @fshl_v4i8(<vscale x 4 x i8> %a, <vscale x 4 x i8> %b, <vscale x 4 x i8> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v4i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i8> @llvm.vp.fshl.nxv4i8(<vscale x 4 x i8> %a, <vscale x 4 x i8> %b, <vscale x 4 x i8> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i8> %res | |||||
} | |||||
declare <vscale x 8 x i8> @llvm.vp.fshr.nxv8i8(<vscale x 8 x i8>, <vscale x 8 x i8>, <vscale x 8 x i8>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i8> @fshr_v8i8(<vscale x 8 x i8> %a, <vscale x 8 x i8> %b, <vscale x 8 x i8> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v8i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i8> @llvm.vp.fshr.nxv8i8(<vscale x 8 x i8> %a, <vscale x 8 x i8> %b, <vscale x 8 x i8> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i8> %res | |||||
} | |||||
declare <vscale x 8 x i8> @llvm.vp.fshl.nxv8i8(<vscale x 8 x i8>, <vscale x 8 x i8>, <vscale x 8 x i8>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i8> @fshl_v8i8(<vscale x 8 x i8> %a, <vscale x 8 x i8> %b, <vscale x 8 x i8> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v8i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i8> @llvm.vp.fshl.nxv8i8(<vscale x 8 x i8> %a, <vscale x 8 x i8> %b, <vscale x 8 x i8> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i8> %res | |||||
} | |||||
declare <vscale x 16 x i8> @llvm.vp.fshr.nxv16i8(<vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i8> @fshr_v16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v16i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v14, v12, v0.t | |||||
; CHECK-NEXT: vand.vi v14, v14, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v14, v0.t | |||||
; CHECK-NEXT: vand.vi v12, v12, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i8> @llvm.vp.fshr.nxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i8> %res | |||||
} | |||||
declare <vscale x 16 x i8> @llvm.vp.fshl.nxv16i8(<vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i8> @fshl_v16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v16i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v10, v10, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v14, v12, v0.t | |||||
; CHECK-NEXT: vand.vi v14, v14, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v14, v0.t | |||||
; CHECK-NEXT: vand.vi v12, v12, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i8> @llvm.vp.fshl.nxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i8> %res | |||||
} | |||||
declare <vscale x 32 x i8> @llvm.vp.fshr.nxv32i8(<vscale x 32 x i8>, <vscale x 32 x i8>, <vscale x 32 x i8>, <vscale x 32 x i1>, i32) | |||||
define <vscale x 32 x i8> @fshr_v32i8(<vscale x 32 x i8> %a, <vscale x 32 x i8> %b, <vscale x 32 x i8> %c, <vscale x 32 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v32i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v20, v16, v0.t | |||||
; CHECK-NEXT: vand.vi v20, v20, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v20, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v16, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 32 x i8> @llvm.vp.fshr.nxv32i8(<vscale x 32 x i8> %a, <vscale x 32 x i8> %b, <vscale x 32 x i8> %c, <vscale x 32 x i1> %m, i32 %evl) | |||||
ret <vscale x 32 x i8> %res | |||||
} | |||||
declare <vscale x 32 x i8> @llvm.vp.fshl.nxv32i8(<vscale x 32 x i8>, <vscale x 32 x i8>, <vscale x 32 x i8>, <vscale x 32 x i1>, i32) | |||||
define <vscale x 32 x i8> @fshl_v32i8(<vscale x 32 x i8> %a, <vscale x 32 x i8> %b, <vscale x 32 x i8> %c, <vscale x 32 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v32i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v12, v12, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v20, v16, v0.t | |||||
; CHECK-NEXT: vand.vi v20, v20, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v20, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v16, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 32 x i8> @llvm.vp.fshl.nxv32i8(<vscale x 32 x i8> %a, <vscale x 32 x i8> %b, <vscale x 32 x i8> %c, <vscale x 32 x i1> %m, i32 %evl) | |||||
ret <vscale x 32 x i8> %res | |||||
} | |||||
declare <vscale x 64 x i8> @llvm.vp.fshr.nxv64i8(<vscale x 64 x i8>, <vscale x 64 x i8>, <vscale x 64 x i8>, <vscale x 64 x i1>, i32) | |||||
define <vscale x 64 x i8> @fshr_v64i8(<vscale x 64 x i8> %a, <vscale x 64 x i8> %b, <vscale x 64 x i8> %c, <vscale x 64 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v64i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8r.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vsetvli zero, a1, e8, m8, ta, ma | |||||
; CHECK-NEXT: vsll.vi v16, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v8, v24, v0.t | |||||
; CHECK-NEXT: vand.vi v8, v8, 7, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v24, 7, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vv v16, v24, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 64 x i8> @llvm.vp.fshr.nxv64i8(<vscale x 64 x i8> %a, <vscale x 64 x i8> %b, <vscale x 64 x i8> %c, <vscale x 64 x i1> %m, i32 %evl) | |||||
ret <vscale x 64 x i8> %res | |||||
} | |||||
declare <vscale x 64 x i8> @llvm.vp.fshl.nxv64i8(<vscale x 64 x i8>, <vscale x 64 x i8>, <vscale x 64 x i8>, <vscale x 64 x i1>, i32) | |||||
define <vscale x 64 x i8> @fshl_v64i8(<vscale x 64 x i8> %a, <vscale x 64 x i8> %b, <vscale x 64 x i8> %c, <vscale x 64 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v64i8: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8r.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vsetvli zero, a1, e8, m8, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v16, v16, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v8, v24, v0.t | |||||
; CHECK-NEXT: vand.vi v8, v8, 7, v0.t | |||||
; CHECK-NEXT: vsrl.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v24, 7, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vv v16, v24, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 64 x i8> @llvm.vp.fshl.nxv64i8(<vscale x 64 x i8> %a, <vscale x 64 x i8> %b, <vscale x 64 x i8> %c, <vscale x 64 x i1> %m, i32 %evl) | |||||
ret <vscale x 64 x i8> %res | |||||
} | |||||
declare <vscale x 1 x i16> @llvm.vp.fshr.nxv1i16(<vscale x 1 x i16>, <vscale x 1 x i16>, <vscale x 1 x i16>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i16> @fshr_v1i16(<vscale x 1 x i16> %a, <vscale x 1 x i16> %b, <vscale x 1 x i16> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v1i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i16> @llvm.vp.fshr.nxv1i16(<vscale x 1 x i16> %a, <vscale x 1 x i16> %b, <vscale x 1 x i16> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i16> %res | |||||
} | |||||
declare <vscale x 1 x i16> @llvm.vp.fshl.nxv1i16(<vscale x 1 x i16>, <vscale x 1 x i16>, <vscale x 1 x i16>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i16> @fshl_v1i16(<vscale x 1 x i16> %a, <vscale x 1 x i16> %b, <vscale x 1 x i16> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v1i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i16> @llvm.vp.fshl.nxv1i16(<vscale x 1 x i16> %a, <vscale x 1 x i16> %b, <vscale x 1 x i16> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i16> %res | |||||
} | |||||
declare <vscale x 2 x i16> @llvm.vp.fshr.nxv2i16(<vscale x 2 x i16>, <vscale x 2 x i16>, <vscale x 2 x i16>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i16> @fshr_v2i16(<vscale x 2 x i16> %a, <vscale x 2 x i16> %b, <vscale x 2 x i16> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v2i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i16> @llvm.vp.fshr.nxv2i16(<vscale x 2 x i16> %a, <vscale x 2 x i16> %b, <vscale x 2 x i16> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i16> %res | |||||
} | |||||
declare <vscale x 2 x i16> @llvm.vp.fshl.nxv2i16(<vscale x 2 x i16>, <vscale x 2 x i16>, <vscale x 2 x i16>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i16> @fshl_v2i16(<vscale x 2 x i16> %a, <vscale x 2 x i16> %b, <vscale x 2 x i16> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v2i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i16> @llvm.vp.fshl.nxv2i16(<vscale x 2 x i16> %a, <vscale x 2 x i16> %b, <vscale x 2 x i16> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i16> %res | |||||
} | |||||
declare <vscale x 4 x i16> @llvm.vp.fshr.nxv4i16(<vscale x 4 x i16>, <vscale x 4 x i16>, <vscale x 4 x i16>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i16> @fshr_v4i16(<vscale x 4 x i16> %a, <vscale x 4 x i16> %b, <vscale x 4 x i16> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v4i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i16> @llvm.vp.fshr.nxv4i16(<vscale x 4 x i16> %a, <vscale x 4 x i16> %b, <vscale x 4 x i16> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i16> %res | |||||
} | |||||
declare <vscale x 4 x i16> @llvm.vp.fshl.nxv4i16(<vscale x 4 x i16>, <vscale x 4 x i16>, <vscale x 4 x i16>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i16> @fshl_v4i16(<vscale x 4 x i16> %a, <vscale x 4 x i16> %b, <vscale x 4 x i16> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v4i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v11, v10, v0.t | |||||
; CHECK-NEXT: vand.vi v11, v11, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vand.vi v10, v10, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i16> @llvm.vp.fshl.nxv4i16(<vscale x 4 x i16> %a, <vscale x 4 x i16> %b, <vscale x 4 x i16> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i16> %res | |||||
} | |||||
declare <vscale x 8 x i16> @llvm.vp.fshr.nxv8i16(<vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i16> @fshr_v8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v8i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v14, v12, v0.t | |||||
; CHECK-NEXT: vand.vi v14, v14, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v14, v0.t | |||||
; CHECK-NEXT: vand.vi v12, v12, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i16> @llvm.vp.fshr.nxv8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i16> %res | |||||
} | |||||
declare <vscale x 8 x i16> @llvm.vp.fshl.nxv8i16(<vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i16> @fshl_v8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v8i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v10, v10, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v14, v12, v0.t | |||||
; CHECK-NEXT: vand.vi v14, v14, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v14, v0.t | |||||
; CHECK-NEXT: vand.vi v12, v12, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i16> @llvm.vp.fshl.nxv8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i16> %res | |||||
} | |||||
declare <vscale x 16 x i16> @llvm.vp.fshr.nxv16i16(<vscale x 16 x i16>, <vscale x 16 x i16>, <vscale x 16 x i16>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i16> @fshr_v16i16(<vscale x 16 x i16> %a, <vscale x 16 x i16> %b, <vscale x 16 x i16> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v16i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, ma | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v20, v16, v0.t | |||||
; CHECK-NEXT: vand.vi v20, v20, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v20, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v16, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i16> @llvm.vp.fshr.nxv16i16(<vscale x 16 x i16> %a, <vscale x 16 x i16> %b, <vscale x 16 x i16> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i16> %res | |||||
} | |||||
declare <vscale x 16 x i16> @llvm.vp.fshl.nxv16i16(<vscale x 16 x i16>, <vscale x 16 x i16>, <vscale x 16 x i16>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i16> @fshl_v16i16(<vscale x 16 x i16> %a, <vscale x 16 x i16> %b, <vscale x 16 x i16> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v16i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v12, v12, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v20, v16, v0.t | |||||
; CHECK-NEXT: vand.vi v20, v20, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v20, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v16, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i16> @llvm.vp.fshl.nxv16i16(<vscale x 16 x i16> %a, <vscale x 16 x i16> %b, <vscale x 16 x i16> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i16> %res | |||||
} | |||||
declare <vscale x 32 x i16> @llvm.vp.fshr.nxv32i16(<vscale x 32 x i16>, <vscale x 32 x i16>, <vscale x 32 x i16>, <vscale x 32 x i1>, i32) | |||||
define <vscale x 32 x i16> @fshr_v32i16(<vscale x 32 x i16> %a, <vscale x 32 x i16> %b, <vscale x 32 x i16> %c, <vscale x 32 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v32i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re16.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vsetvli zero, a1, e16, m8, ta, ma | |||||
; CHECK-NEXT: vsll.vi v16, v8, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v8, v24, v0.t | |||||
; CHECK-NEXT: vand.vi v8, v8, 15, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v24, 15, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vv v16, v24, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 32 x i16> @llvm.vp.fshr.nxv32i16(<vscale x 32 x i16> %a, <vscale x 32 x i16> %b, <vscale x 32 x i16> %c, <vscale x 32 x i1> %m, i32 %evl) | |||||
ret <vscale x 32 x i16> %res | |||||
} | |||||
declare <vscale x 32 x i16> @llvm.vp.fshl.nxv32i16(<vscale x 32 x i16>, <vscale x 32 x i16>, <vscale x 32 x i16>, <vscale x 32 x i1>, i32) | |||||
define <vscale x 32 x i16> @fshl_v32i16(<vscale x 32 x i16> %a, <vscale x 32 x i16> %b, <vscale x 32 x i16> %c, <vscale x 32 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v32i16: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re16.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vsetvli zero, a1, e16, m8, ta, ma | |||||
; CHECK-NEXT: vsrl.vi v16, v16, 1, v0.t | |||||
; CHECK-NEXT: vnot.v v8, v24, v0.t | |||||
; CHECK-NEXT: vand.vi v8, v8, 15, v0.t | |||||
; CHECK-NEXT: vsrl.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vi v16, v24, 15, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vv v16, v24, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 32 x i16> @llvm.vp.fshl.nxv32i16(<vscale x 32 x i16> %a, <vscale x 32 x i16> %b, <vscale x 32 x i16> %c, <vscale x 32 x i1> %m, i32 %evl) | |||||
ret <vscale x 32 x i16> %res | |||||
} | |||||
declare <vscale x 1 x i32> @llvm.vp.fshr.nxv1i32(<vscale x 1 x i32>, <vscale x 1 x i32>, <vscale x 1 x i32>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i32> @fshr_v1i32(<vscale x 1 x i32> %a, <vscale x 1 x i32> %b, <vscale x 1 x i32> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v1i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, ma | |||||
; CHECK-NEXT: vand.vx v11, v10, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vnot.v v10, v10, v0.t | |||||
; CHECK-NEXT: vand.vx v10, v10, a1, v0.t | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i32> @llvm.vp.fshr.nxv1i32(<vscale x 1 x i32> %a, <vscale x 1 x i32> %b, <vscale x 1 x i32> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i32> %res | |||||
} | |||||
declare <vscale x 1 x i32> @llvm.vp.fshl.nxv1i32(<vscale x 1 x i32>, <vscale x 1 x i32>, <vscale x 1 x i32>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i32> @fshl_v1i32(<vscale x 1 x i32> %a, <vscale x 1 x i32> %b, <vscale x 1 x i32> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v1i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, ma | |||||
; CHECK-NEXT: vand.vx v11, v10, a1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vnot.v v10, v10, v0.t | |||||
; CHECK-NEXT: vand.vx v10, v10, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i32> @llvm.vp.fshl.nxv1i32(<vscale x 1 x i32> %a, <vscale x 1 x i32> %b, <vscale x 1 x i32> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i32> %res | |||||
} | |||||
declare <vscale x 2 x i32> @llvm.vp.fshr.nxv2i32(<vscale x 2 x i32>, <vscale x 2 x i32>, <vscale x 2 x i32>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i32> @fshr_v2i32(<vscale x 2 x i32> %a, <vscale x 2 x i32> %b, <vscale x 2 x i32> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v2i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, ma | |||||
; CHECK-NEXT: vand.vx v11, v10, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vnot.v v10, v10, v0.t | |||||
; CHECK-NEXT: vand.vx v10, v10, a1, v0.t | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i32> @llvm.vp.fshr.nxv2i32(<vscale x 2 x i32> %a, <vscale x 2 x i32> %b, <vscale x 2 x i32> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i32> %res | |||||
} | |||||
declare <vscale x 2 x i32> @llvm.vp.fshl.nxv2i32(<vscale x 2 x i32>, <vscale x 2 x i32>, <vscale x 2 x i32>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i32> @fshl_v2i32(<vscale x 2 x i32> %a, <vscale x 2 x i32> %b, <vscale x 2 x i32> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v2i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, ma | |||||
; CHECK-NEXT: vand.vx v11, v10, a1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vnot.v v10, v10, v0.t | |||||
; CHECK-NEXT: vand.vx v10, v10, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i32> @llvm.vp.fshl.nxv2i32(<vscale x 2 x i32> %a, <vscale x 2 x i32> %b, <vscale x 2 x i32> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i32> %res | |||||
} | |||||
declare <vscale x 4 x i32> @llvm.vp.fshr.nxv4i32(<vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i32> @fshr_v4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v4i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma | |||||
; CHECK-NEXT: vand.vx v14, v12, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v14, v0.t | |||||
; CHECK-NEXT: vnot.v v12, v12, v0.t | |||||
; CHECK-NEXT: vand.vx v12, v12, a1, v0.t | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i32> @llvm.vp.fshr.nxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i32> %res | |||||
} | |||||
declare <vscale x 4 x i32> @llvm.vp.fshl.nxv4i32(<vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i32> @fshl_v4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v4i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma | |||||
; CHECK-NEXT: vand.vx v14, v12, a1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v14, v0.t | |||||
; CHECK-NEXT: vnot.v v12, v12, v0.t | |||||
; CHECK-NEXT: vand.vx v12, v12, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vi v10, v10, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i32> @llvm.vp.fshl.nxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i32> %res | |||||
} | |||||
declare <vscale x 8 x i32> @llvm.vp.fshr.nxv8i32(<vscale x 8 x i32>, <vscale x 8 x i32>, <vscale x 8 x i32>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i32> @fshr_v8i32(<vscale x 8 x i32> %a, <vscale x 8 x i32> %b, <vscale x 8 x i32> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v8i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma | |||||
; CHECK-NEXT: vand.vx v20, v16, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v20, v0.t | |||||
; CHECK-NEXT: vnot.v v16, v16, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a1, v0.t | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i32> @llvm.vp.fshr.nxv8i32(<vscale x 8 x i32> %a, <vscale x 8 x i32> %b, <vscale x 8 x i32> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i32> %res | |||||
} | |||||
declare <vscale x 8 x i32> @llvm.vp.fshl.nxv8i32(<vscale x 8 x i32>, <vscale x 8 x i32>, <vscale x 8 x i32>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i32> @fshl_v8i32(<vscale x 8 x i32> %a, <vscale x 8 x i32> %b, <vscale x 8 x i32> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v8i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 31 | |||||
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma | |||||
; CHECK-NEXT: vand.vx v20, v16, a1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v20, v0.t | |||||
; CHECK-NEXT: vnot.v v16, v16, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vi v12, v12, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i32> @llvm.vp.fshl.nxv8i32(<vscale x 8 x i32> %a, <vscale x 8 x i32> %b, <vscale x 8 x i32> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i32> %res | |||||
} | |||||
declare <vscale x 16 x i32> @llvm.vp.fshr.nxv16i32(<vscale x 16 x i32>, <vscale x 16 x i32>, <vscale x 16 x i32>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i32> @fshr_v16i32(<vscale x 16 x i32> %a, <vscale x 16 x i32> %b, <vscale x 16 x i32> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v16i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re32.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: li a0, 31 | |||||
; CHECK-NEXT: vsetvli zero, a1, e32, m8, ta, ma | |||||
; CHECK-NEXT: vand.vx v8, v24, a0, v0.t | |||||
; CHECK-NEXT: vsrl.vv v16, v16, v8, v0.t | |||||
; CHECK-NEXT: vnot.v v8, v24, v0.t | |||||
; CHECK-NEXT: vand.vx v8, v8, a0, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vi v24, v24, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v24, v8, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i32> @llvm.vp.fshr.nxv16i32(<vscale x 16 x i32> %a, <vscale x 16 x i32> %b, <vscale x 16 x i32> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i32> %res | |||||
} | |||||
declare <vscale x 16 x i32> @llvm.vp.fshl.nxv16i32(<vscale x 16 x i32>, <vscale x 16 x i32>, <vscale x 16 x i32>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i32> @fshl_v16i32(<vscale x 16 x i32> %a, <vscale x 16 x i32> %b, <vscale x 16 x i32> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v16i32: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re32.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vmv8r.v v16, v8 | |||||
; CHECK-NEXT: li a0, 31 | |||||
; CHECK-NEXT: vsetvli zero, a1, e32, m8, ta, ma | |||||
; CHECK-NEXT: vand.vx v8, v24, a0, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: vnot.v v16, v24, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a0, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vi v24, v24, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v16, v24, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i32> @llvm.vp.fshl.nxv16i32(<vscale x 16 x i32> %a, <vscale x 16 x i32> %b, <vscale x 16 x i32> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i32> %res | |||||
} | |||||
declare <vscale x 1 x i64> @llvm.vp.fshr.nxv1i64(<vscale x 1 x i64>, <vscale x 1 x i64>, <vscale x 1 x i64>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i64> @fshr_v1i64(<vscale x 1 x i64> %a, <vscale x 1 x i64> %b, <vscale x 1 x i64> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v1i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 63 | |||||
; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, ma | |||||
; CHECK-NEXT: vand.vx v11, v10, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v11, v0.t | |||||
; CHECK-NEXT: vnot.v v10, v10, v0.t | |||||
; CHECK-NEXT: vand.vx v10, v10, a1, v0.t | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i64> @llvm.vp.fshr.nxv1i64(<vscale x 1 x i64> %a, <vscale x 1 x i64> %b, <vscale x 1 x i64> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i64> %res | |||||
} | |||||
declare <vscale x 1 x i64> @llvm.vp.fshl.nxv1i64(<vscale x 1 x i64>, <vscale x 1 x i64>, <vscale x 1 x i64>, <vscale x 1 x i1>, i32) | |||||
define <vscale x 1 x i64> @fshl_v1i64(<vscale x 1 x i64> %a, <vscale x 1 x i64> %b, <vscale x 1 x i64> %c, <vscale x 1 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v1i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 63 | |||||
; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, ma | |||||
; CHECK-NEXT: vand.vx v11, v10, a1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v11, v0.t | |||||
; CHECK-NEXT: vnot.v v10, v10, v0.t | |||||
; CHECK-NEXT: vand.vx v10, v10, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vi v9, v9, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v9, v9, v10, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v9, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 1 x i64> @llvm.vp.fshl.nxv1i64(<vscale x 1 x i64> %a, <vscale x 1 x i64> %b, <vscale x 1 x i64> %c, <vscale x 1 x i1> %m, i32 %evl) | |||||
ret <vscale x 1 x i64> %res | |||||
} | |||||
declare <vscale x 2 x i64> @llvm.vp.fshr.nxv2i64(<vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i64> @fshr_v2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v2i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 63 | |||||
; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, ma | |||||
; CHECK-NEXT: vand.vx v14, v12, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v14, v0.t | |||||
; CHECK-NEXT: vnot.v v12, v12, v0.t | |||||
; CHECK-NEXT: vand.vx v12, v12, a1, v0.t | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i64> @llvm.vp.fshr.nxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i64> %res | |||||
} | |||||
declare <vscale x 2 x i64> @llvm.vp.fshl.nxv2i64(<vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i1>, i32) | |||||
define <vscale x 2 x i64> @fshl_v2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v2i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 63 | |||||
; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, ma | |||||
; CHECK-NEXT: vand.vx v14, v12, a1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v14, v0.t | |||||
; CHECK-NEXT: vnot.v v12, v12, v0.t | |||||
; CHECK-NEXT: vand.vx v12, v12, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vi v10, v10, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v10, v10, v12, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v10, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 2 x i64> @llvm.vp.fshl.nxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i1> %m, i32 %evl) | |||||
ret <vscale x 2 x i64> %res | |||||
} | |||||
declare <vscale x 4 x i64> @llvm.vp.fshr.nxv4i64(<vscale x 4 x i64>, <vscale x 4 x i64>, <vscale x 4 x i64>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i64> @fshr_v4i64(<vscale x 4 x i64> %a, <vscale x 4 x i64> %b, <vscale x 4 x i64> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v4i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 63 | |||||
; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma | |||||
; CHECK-NEXT: vand.vx v20, v16, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v20, v0.t | |||||
; CHECK-NEXT: vnot.v v16, v16, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a1, v0.t | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i64> @llvm.vp.fshr.nxv4i64(<vscale x 4 x i64> %a, <vscale x 4 x i64> %b, <vscale x 4 x i64> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i64> %res | |||||
} | |||||
declare <vscale x 4 x i64> @llvm.vp.fshl.nxv4i64(<vscale x 4 x i64>, <vscale x 4 x i64>, <vscale x 4 x i64>, <vscale x 4 x i1>, i32) | |||||
define <vscale x 4 x i64> @fshl_v4i64(<vscale x 4 x i64> %a, <vscale x 4 x i64> %b, <vscale x 4 x i64> %c, <vscale x 4 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v4i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: li a1, 63 | |||||
; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma | |||||
; CHECK-NEXT: vand.vx v20, v16, a1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v20, v0.t | |||||
; CHECK-NEXT: vnot.v v16, v16, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a1, v0.t | |||||
; CHECK-NEXT: vsrl.vi v12, v12, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v12, v12, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v12, v0.t | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 4 x i64> @llvm.vp.fshl.nxv4i64(<vscale x 4 x i64> %a, <vscale x 4 x i64> %b, <vscale x 4 x i64> %c, <vscale x 4 x i1> %m, i32 %evl) | |||||
ret <vscale x 4 x i64> %res | |||||
} | |||||
declare <vscale x 7 x i64> @llvm.vp.fshr.nxv7i64(<vscale x 7 x i64>, <vscale x 7 x i64>, <vscale x 7 x i64>, <vscale x 7 x i1>, i32) | |||||
define <vscale x 7 x i64> @fshr_v7i64(<vscale x 7 x i64> %a, <vscale x 7 x i64> %b, <vscale x 7 x i64> %c, <vscale x 7 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v7i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re64.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: li a0, 63 | |||||
; CHECK-NEXT: vsetvli zero, a1, e64, m8, ta, ma | |||||
; CHECK-NEXT: vand.vx v8, v24, a0, v0.t | |||||
; CHECK-NEXT: vsrl.vv v16, v16, v8, v0.t | |||||
; CHECK-NEXT: vnot.v v8, v24, v0.t | |||||
; CHECK-NEXT: vand.vx v8, v8, a0, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vi v24, v24, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v24, v8, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 7 x i64> @llvm.vp.fshr.nxv7i64(<vscale x 7 x i64> %a, <vscale x 7 x i64> %b, <vscale x 7 x i64> %c, <vscale x 7 x i1> %m, i32 %evl) | |||||
ret <vscale x 7 x i64> %res | |||||
} | |||||
declare <vscale x 7 x i64> @llvm.vp.fshl.nxv7i64(<vscale x 7 x i64>, <vscale x 7 x i64>, <vscale x 7 x i64>, <vscale x 7 x i1>, i32) | |||||
define <vscale x 7 x i64> @fshl_v7i64(<vscale x 7 x i64> %a, <vscale x 7 x i64> %b, <vscale x 7 x i64> %c, <vscale x 7 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v7i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re64.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vmv8r.v v16, v8 | |||||
; CHECK-NEXT: li a0, 63 | |||||
; CHECK-NEXT: vsetvli zero, a1, e64, m8, ta, ma | |||||
; CHECK-NEXT: vand.vx v8, v24, a0, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: vnot.v v16, v24, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a0, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vi v24, v24, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v16, v24, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 7 x i64> @llvm.vp.fshl.nxv7i64(<vscale x 7 x i64> %a, <vscale x 7 x i64> %b, <vscale x 7 x i64> %c, <vscale x 7 x i1> %m, i32 %evl) | |||||
ret <vscale x 7 x i64> %res | |||||
} | |||||
declare <vscale x 8 x i64> @llvm.vp.fshr.nxv8i64(<vscale x 8 x i64>, <vscale x 8 x i64>, <vscale x 8 x i64>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i64> @fshr_v8i64(<vscale x 8 x i64> %a, <vscale x 8 x i64> %b, <vscale x 8 x i64> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v8i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re64.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: li a0, 63 | |||||
; CHECK-NEXT: vsetvli zero, a1, e64, m8, ta, ma | |||||
; CHECK-NEXT: vand.vx v8, v24, a0, v0.t | |||||
; CHECK-NEXT: vsrl.vv v16, v16, v8, v0.t | |||||
; CHECK-NEXT: vnot.v v8, v24, v0.t | |||||
; CHECK-NEXT: vand.vx v8, v8, a0, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vi v24, v24, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v24, v8, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i64> @llvm.vp.fshr.nxv8i64(<vscale x 8 x i64> %a, <vscale x 8 x i64> %b, <vscale x 8 x i64> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i64> %res | |||||
} | |||||
declare <vscale x 8 x i64> @llvm.vp.fshl.nxv8i64(<vscale x 8 x i64>, <vscale x 8 x i64>, <vscale x 8 x i64>, <vscale x 8 x i1>, i32) | |||||
define <vscale x 8 x i64> @fshl_v8i64(<vscale x 8 x i64> %a, <vscale x 8 x i64> %b, <vscale x 8 x i64> %c, <vscale x 8 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v8i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: sub sp, sp, a2 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x08, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 8 * vlenb | |||||
; CHECK-NEXT: vl8re64.v v24, (a0) | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vmv8r.v v16, v8 | |||||
; CHECK-NEXT: li a0, 63 | |||||
; CHECK-NEXT: vsetvli zero, a1, e64, m8, ta, ma | |||||
; CHECK-NEXT: vand.vx v8, v24, a0, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: vnot.v v16, v24, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a0, v0.t | |||||
; CHECK-NEXT: addi a0, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v24, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vi v24, v24, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v16, v24, v16, v0.t | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 3 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 8 x i64> @llvm.vp.fshl.nxv8i64(<vscale x 8 x i64> %a, <vscale x 8 x i64> %b, <vscale x 8 x i64> %c, <vscale x 8 x i1> %m, i32 %evl) | |||||
ret <vscale x 8 x i64> %res | |||||
} | |||||
declare <vscale x 16 x i64> @llvm.vp.fshr.nxv16i64(<vscale x 16 x i64>, <vscale x 16 x i64>, <vscale x 16 x i64>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i64> @fshr_v16i64(<vscale x 16 x i64> %a, <vscale x 16 x i64> %b, <vscale x 16 x i64> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshr_v16i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a3, 56 | |||||
; CHECK-NEXT: mul a1, a1, a3 | |||||
; CHECK-NEXT: sub sp, sp, a1 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x38, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 56 * vlenb | |||||
; CHECK-NEXT: vmv1r.v v24, v0 | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a1, a1, a3 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a3, 40 | |||||
; CHECK-NEXT: mul a1, a1, a3 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: srli a3, a1, 3 | |||||
; CHECK-NEXT: vsetvli a5, zero, e8, mf4, ta, ma | |||||
; CHECK-NEXT: vslidedown.vx v0, v0, a3 | |||||
; CHECK-NEXT: slli a3, a1, 3 | |||||
; CHECK-NEXT: add a5, a0, a3 | |||||
; CHECK-NEXT: vl8re64.v v8, (a5) | |||||
; CHECK-NEXT: csrr a5, vlenb | |||||
; CHECK-NEXT: slli a5, a5, 4 | |||||
; CHECK-NEXT: add a5, sp, a5 | |||||
; CHECK-NEXT: addi a5, a5, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a5) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: sub a5, a4, a1 | |||||
; CHECK-NEXT: sltu a6, a4, a5 | |||||
; CHECK-NEXT: addi a6, a6, -1 | |||||
; CHECK-NEXT: and a5, a6, a5 | |||||
; CHECK-NEXT: add a3, a2, a3 | |||||
; CHECK-NEXT: vl8re64.v v8, (a3) | |||||
; CHECK-NEXT: addi a3, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a3) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vl8re64.v v16, (a0) | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 5 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vl8re64.v v16, (a2) | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a2, 48 | |||||
; CHECK-NEXT: mul a0, a0, a2 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vsetvli zero, a5, e64, m8, ta, ma | |||||
; CHECK-NEXT: li a0, 63 | |||||
; CHECK-NEXT: vnot.v v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a0, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vi v16, v16, 1, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vv v16, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: addi a2, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vand.vx v8, v8, a0, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 4 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vor.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: bltu a4, a1, .LBB46_2 | |||||
; CHECK-NEXT: # %bb.1: | |||||
; CHECK-NEXT: mv a4, a1 | |||||
; CHECK-NEXT: .LBB46_2: | |||||
; CHECK-NEXT: vsetvli zero, a4, e64, m8, ta, ma | |||||
; CHECK-NEXT: vmv1r.v v0, v24 | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a2, 48 | |||||
; CHECK-NEXT: mul a1, a1, a2 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vand.vx v8, v8, a0, v0.t | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: slli a1, a1, 4 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: slli a1, a1, 5 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: slli a1, a1, 4 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: slli a1, a1, 5 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a2, 48 | |||||
; CHECK-NEXT: mul a1, a1, a2 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vnot.v v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a0, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a1, 40 | |||||
; CHECK-NEXT: mul a0, a0, a1 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsll.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 5 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a1, 24 | |||||
; CHECK-NEXT: mul a0, a0, a1 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a1, 56 | |||||
; CHECK-NEXT: mul a0, a0, a1 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i64> @llvm.vp.fshr.nxv16i64(<vscale x 16 x i64> %a, <vscale x 16 x i64> %b, <vscale x 16 x i64> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i64> %res | |||||
} | |||||
declare <vscale x 16 x i64> @llvm.vp.fshl.nxv16i64(<vscale x 16 x i64>, <vscale x 16 x i64>, <vscale x 16 x i64>, <vscale x 16 x i1>, i32) | |||||
define <vscale x 16 x i64> @fshl_v16i64(<vscale x 16 x i64> %a, <vscale x 16 x i64> %b, <vscale x 16 x i64> %c, <vscale x 16 x i1> %m, i32 zeroext %evl) { | |||||
; CHECK-LABEL: fshl_v16i64: | |||||
; CHECK: # %bb.0: | |||||
; CHECK-NEXT: addi sp, sp, -16 | |||||
; CHECK-NEXT: .cfi_def_cfa_offset 16 | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a3, 56 | |||||
; CHECK-NEXT: mul a1, a1, a3 | |||||
; CHECK-NEXT: sub sp, sp, a1 | |||||
; CHECK-NEXT: .cfi_escape 0x0f, 0x0d, 0x72, 0x00, 0x11, 0x10, 0x22, 0x11, 0x38, 0x92, 0xa2, 0x38, 0x00, 0x1e, 0x22 # sp + 16 + 56 * vlenb | |||||
; CHECK-NEXT: vmv1r.v v24, v0 | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a1, a1, a3 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a3, 40 | |||||
; CHECK-NEXT: mul a1, a1, a3 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: srli a3, a1, 3 | |||||
; CHECK-NEXT: vsetvli a5, zero, e8, mf4, ta, ma | |||||
; CHECK-NEXT: vslidedown.vx v0, v0, a3 | |||||
; CHECK-NEXT: slli a3, a1, 3 | |||||
; CHECK-NEXT: add a5, a0, a3 | |||||
; CHECK-NEXT: vl8re64.v v8, (a5) | |||||
; CHECK-NEXT: csrr a5, vlenb | |||||
; CHECK-NEXT: slli a5, a5, 4 | |||||
; CHECK-NEXT: add a5, sp, a5 | |||||
; CHECK-NEXT: addi a5, a5, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a5) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: sub a5, a4, a1 | |||||
; CHECK-NEXT: sltu a6, a4, a5 | |||||
; CHECK-NEXT: addi a6, a6, -1 | |||||
; CHECK-NEXT: and a5, a6, a5 | |||||
; CHECK-NEXT: add a3, a2, a3 | |||||
; CHECK-NEXT: vl8re64.v v8, (a3) | |||||
; CHECK-NEXT: addi a3, sp, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a3) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vl8re64.v v16, (a0) | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 5 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vl8re64.v v16, (a2) | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a2, 48 | |||||
; CHECK-NEXT: mul a0, a0, a2 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a0) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: vsetvli zero, a5, e64, m8, ta, ma | |||||
; CHECK-NEXT: li a0, 63 | |||||
; CHECK-NEXT: vnot.v v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a0, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 4 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vi v16, v16, 1, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 4 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 4 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vv v16, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 4 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: addi a2, sp, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vand.vx v8, v8, a0, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: slli a2, a2, 4 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a2) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vor.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a2, vlenb | |||||
; CHECK-NEXT: li a3, 24 | |||||
; CHECK-NEXT: mul a2, a2, a3 | |||||
; CHECK-NEXT: add a2, sp, a2 | |||||
; CHECK-NEXT: addi a2, a2, 16 | |||||
; CHECK-NEXT: vs8r.v v8, (a2) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: bltu a4, a1, .LBB47_2 | |||||
; CHECK-NEXT: # %bb.1: | |||||
; CHECK-NEXT: mv a4, a1 | |||||
; CHECK-NEXT: .LBB47_2: | |||||
; CHECK-NEXT: vsetvli zero, a4, e64, m8, ta, ma | |||||
; CHECK-NEXT: vmv1r.v v0, v24 | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a2, 48 | |||||
; CHECK-NEXT: mul a1, a1, a2 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vand.vx v16, v8, a0, v0.t | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: slli a1, a1, 4 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a2, 40 | |||||
; CHECK-NEXT: mul a1, a1, a2 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: slli a1, a1, 4 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsll.vv v16, v16, v8, v0.t | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a2, 40 | |||||
; CHECK-NEXT: mul a1, a1, a2 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vs8r.v v16, (a1) # Unknown-size Folded Spill | |||||
; CHECK-NEXT: csrr a1, vlenb | |||||
; CHECK-NEXT: li a2, 48 | |||||
; CHECK-NEXT: mul a1, a1, a2 | |||||
; CHECK-NEXT: add a1, sp, a1 | |||||
; CHECK-NEXT: addi a1, a1, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a1) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vnot.v v16, v8, v0.t | |||||
; CHECK-NEXT: vand.vx v16, v16, a0, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: slli a0, a0, 5 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vl8re8.v v8, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vsrl.vi v8, v8, 1, v0.t | |||||
; CHECK-NEXT: vsrl.vv v8, v8, v16, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a1, 40 | |||||
; CHECK-NEXT: mul a0, a0, a1 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: vor.vv v8, v16, v8, v0.t | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a1, 24 | |||||
; CHECK-NEXT: mul a0, a0, a1 | |||||
; CHECK-NEXT: add a0, sp, a0 | |||||
; CHECK-NEXT: addi a0, a0, 16 | |||||
; CHECK-NEXT: vl8re8.v v16, (a0) # Unknown-size Folded Reload | |||||
; CHECK-NEXT: csrr a0, vlenb | |||||
; CHECK-NEXT: li a1, 56 | |||||
; CHECK-NEXT: mul a0, a0, a1 | |||||
; CHECK-NEXT: add sp, sp, a0 | |||||
; CHECK-NEXT: addi sp, sp, 16 | |||||
; CHECK-NEXT: ret | |||||
%res = call <vscale x 16 x i64> @llvm.vp.fshl.nxv16i64(<vscale x 16 x i64> %a, <vscale x 16 x i64> %b, <vscale x 16 x i64> %c, <vscale x 16 x i1> %m, i32 %evl) | |||||
ret <vscale x 16 x i64> %res | |||||
} |