Index: llvm/lib/Target/PowerPC/PPCISelLowering.cpp =================================================================== --- llvm/lib/Target/PowerPC/PPCISelLowering.cpp +++ llvm/lib/Target/PowerPC/PPCISelLowering.cpp @@ -13694,7 +13694,7 @@ (Op1VT == MVT::i32 || Op1VT == MVT::i64 || (Subtarget.hasP9Vector() && (Op1VT == MVT::i16 || Op1VT == MVT::i8))); - if (ResVT == MVT::ppcf128 || !Subtarget.hasP8Altivec() || + if (ResVT == MVT::ppcf128 || !Subtarget.hasP8Vector() || cast(N)->isTruncatingStore() || !ValidTypeForStoreFltAsInt) return SDValue(); Index: llvm/test/CodeGen/PowerPC/pr45297.ll =================================================================== --- llvm/test/CodeGen/PowerPC/pr45297.ll +++ llvm/test/CodeGen/PowerPC/pr45297.ll @@ -1,8 +1,16 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu \ ; RUN: -mattr=+altivec -mattr=-power8-vector -mattr=-vsx < %s | FileCheck %s -; XFAIL: * define dso_local void @test(float %0) local_unnamed_addr { +; CHECK-LABEL: test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: fctiwz 0, 1 +; CHECK-NEXT: addi 3, 1, -4 +; CHECK-NEXT: stfiwx 0, 0, 3 +; CHECK-NEXT: lwz 3, -4(1) +; CHECK-NEXT: stw 3, 0(3) +; CHECK-NEXT: blr entry: %1 = fptosi float %0 to i32 store i32 %1, i32* undef, align 4