Index: llvm/trunk/lib/Target/ARM/ARMISelDAGToDAG.cpp =================================================================== --- llvm/trunk/lib/Target/ARM/ARMISelDAGToDAG.cpp +++ llvm/trunk/lib/Target/ARM/ARMISelDAGToDAG.cpp @@ -3076,10 +3076,12 @@ switch (VT.getSimpleVT().SimpleTy) { default: return; case MVT::v8i8: Opc = ARM::VTRNd8; break; + case MVT::v4f16: case MVT::v4i16: Opc = ARM::VTRNd16; break; case MVT::v2f32: case MVT::v2i32: Opc = ARM::VTRNd32; break; case MVT::v16i8: Opc = ARM::VTRNq8; break; + case MVT::v8f16: case MVT::v8i16: Opc = ARM::VTRNq16; break; case MVT::v4f32: case MVT::v4i32: Opc = ARM::VTRNq32; break; Index: llvm/trunk/test/CodeGen/ARM/armv8.2a-fp16-vector-intrinsics.ll =================================================================== --- llvm/trunk/test/CodeGen/ARM/armv8.2a-fp16-vector-intrinsics.ll +++ llvm/trunk/test/CodeGen/ARM/armv8.2a-fp16-vector-intrinsics.ll @@ -1101,25 +1101,29 @@ ret %struct.float16x8x2_t %.fca.0.1.insert } -; FIXME (PR38404) -; -;define dso_local %struct.float16x4x2_t @test_vtrn_f16(<4 x half> %a, <4 x half> %b) { -;entry: -; %vtrn.i = shufflevector <4 x half> %a, <4 x half> %b, <4 x i32> -; %vtrn1.i = shufflevector <4 x half> %a, <4 x half> %b, <4 x i32> -; %.fca.0.0.insert = insertvalue %struct.float16x4x2_t undef, <4 x half> %vtrn.i, 0, 0 -; %.fca.0.1.insert = insertvalue %struct.float16x4x2_t %.fca.0.0.insert, <4 x half> %vtrn1.i, 0, 1 -; ret %struct.float16x4x2_t %.fca.0.1.insert -;} -; -;define dso_local %struct.float16x8x2_t @test_vtrnq_f16(<8 x half> %a, <8 x half> %b) { -;entry: -; %vtrn.i = shufflevector <8 x half> %a, <8 x half> %b, <8 x i32> -; %vtrn1.i = shufflevector <8 x half> %a, <8 x half> %b, <8 x i32> -; %.fca.0.0.insert = insertvalue %struct.float16x8x2_t undef, <8 x half> %vtrn.i, 0, 0 -; %.fca.0.1.insert = insertvalue %struct.float16x8x2_t %.fca.0.0.insert, <8 x half> %vtrn1.i, 0, 1 -; ret %struct.float16x8x2_t %.fca.0.1.insert -;} +define dso_local %struct.float16x4x2_t @test_vtrn_f16(<4 x half> %a, <4 x half> %b) { +; CHECK-LABEL: test_vtrn_f16: +; CHECK: vtrn.16 d0, d1 +; CHECK-NEXT: bx lr +entry: + %vtrn.i = shufflevector <4 x half> %a, <4 x half> %b, <4 x i32> + %vtrn1.i = shufflevector <4 x half> %a, <4 x half> %b, <4 x i32> + %.fca.0.0.insert = insertvalue %struct.float16x4x2_t undef, <4 x half> %vtrn.i, 0, 0 + %.fca.0.1.insert = insertvalue %struct.float16x4x2_t %.fca.0.0.insert, <4 x half> %vtrn1.i, 0, 1 + ret %struct.float16x4x2_t %.fca.0.1.insert +} + +define dso_local %struct.float16x8x2_t @test_vtrnq_f16(<8 x half> %a, <8 x half> %b) { +; CHECK-LABEL: test_vtrnq_f16: +; CHECK: vtrn.16 q0, q1 +; CHECK-NEXT: bx lr +entry: + %vtrn.i = shufflevector <8 x half> %a, <8 x half> %b, <8 x i32> + %vtrn1.i = shufflevector <8 x half> %a, <8 x half> %b, <8 x i32> + %.fca.0.0.insert = insertvalue %struct.float16x8x2_t undef, <8 x half> %vtrn.i, 0, 0 + %.fca.0.1.insert = insertvalue %struct.float16x8x2_t %.fca.0.0.insert, <8 x half> %vtrn1.i, 0, 1 + ret %struct.float16x8x2_t %.fca.0.1.insert +} define dso_local <4 x half> @test_vmov_n_f16(float %a.coerce) { ; CHECK-LABEL: test_vmov_n_f16: