Index: llvm/trunk/lib/Target/PowerPC/PPCISelDAGToDAG.cpp =================================================================== --- llvm/trunk/lib/Target/PowerPC/PPCISelDAGToDAG.cpp +++ llvm/trunk/lib/Target/PowerPC/PPCISelDAGToDAG.cpp @@ -1450,6 +1450,20 @@ }; for (auto &BG : BitGroups) { + // If this bit group has RLAmt of 0 and will not be merged with + // another bit group, we don't benefit from Repl32. We don't mark + // such group to give more freedom for later instruction selection. + if (BG.RLAmt == 0) { + auto PotentiallyMerged = [this](BitGroup & BG) { + for (auto &BG2 : BitGroups) + if (&BG != &BG2 && BG.V == BG2.V && + (BG2.RLAmt == 0 || BG2.RLAmt == 32)) + return true; + return false; + }; + if (!PotentiallyMerged(BG)) + continue; + } if (BG.StartIdx < 32 && BG.EndIdx < 32) { if (IsAllLow32(BG)) { if (BG.RLAmt >= 32) { Index: llvm/trunk/test/CodeGen/PowerPC/bperm.ll =================================================================== --- llvm/trunk/test/CodeGen/PowerPC/bperm.ll +++ llvm/trunk/test/CodeGen/PowerPC/bperm.ll @@ -271,6 +271,18 @@ ; CHECK: blr } +define i64 @test16(i64 %a, i64 %b) #0 { +entry: + %and = and i64 %a, 4294967295 + %shl = shl i64 %b, 32 + %or = or i64 %and, %shl + ret i64 %or + +; CHECK-LABEL: @test16 +; CHECK: rldimi 3, 4, 32, 0 +; CHECK: blr +} + ; Function Attrs: nounwind readnone declare i32 @llvm.bswap.i32(i32) #0 declare i64 @llvm.bswap.i64(i64) #0