Index: lib/Target/AArch64/MCTargetDesc/AArch64MCCodeEmitter.cpp =================================================================== --- lib/Target/AArch64/MCTargetDesc/AArch64MCCodeEmitter.cpp +++ lib/Target/AArch64/MCTargetDesc/AArch64MCCodeEmitter.cpp @@ -263,6 +263,14 @@ ++MCNumFixups; + // Set the shift bit of the add instruction for relocation types + // R_AARCH64_TLSLE_ADD_TPREL_HI12 and R_AARCH64_TLSLD_ADD_DTPREL_HI12. + if (const AArch64MCExpr *A64E = dyn_cast(Expr)) { + AArch64MCExpr::VariantKind RefKind = A64E->getKind(); + if (RefKind == AArch64MCExpr::VK_TPREL_HI12 || + RefKind == AArch64MCExpr::VK_DTPREL_HI12) + ShiftVal = 12; + } return ShiftVal == 0 ? 0 : (1 << ShiftVal); } Index: test/MC/AArch64/tls-add-shift.s =================================================================== --- test/MC/AArch64/tls-add-shift.s +++ test/MC/AArch64/tls-add-shift.s @@ -0,0 +1,12 @@ +// RUN: llvm-mc -triple=aarch64-none-linux-gnu -filetype=obj < %s -o - | \ +// RUN: llvm-objdump -r -d - | FileCheck %s + + // TLS add TPREL + add x2, x1, #:tprel_hi12:var +// CHECK: add x2, x1, #0, lsl #12 +// CHECK-NEXT: R_AARCH64_TLSLE_ADD_TPREL_HI12 var + + // TLS add DTPREL + add x4, x3, #:dtprel_hi12:var +// CHECK: add x4, x3, #0, lsl #12 +// CHECK-NEXT: R_AARCH64_TLSLD_ADD_DTPREL_HI12 var