diff --git a/llvm/lib/Target/RISCV/RISCVISelLowering.h b/llvm/lib/Target/RISCV/RISCVISelLowering.h --- a/llvm/lib/Target/RISCV/RISCVISelLowering.h +++ b/llvm/lib/Target/RISCV/RISCVISelLowering.h @@ -635,6 +635,8 @@ SDValue lowerToScalableOp(SDValue Op, SelectionDAG &DAG, unsigned NewOpc, bool HasMask = true) const; SDValue lowerVPOp(SDValue Op, SelectionDAG &DAG, unsigned RISCVISDOpc) const; + SDValue lowerTypeConvertVPOp(SDValue Op, SelectionDAG &DAG, + unsigned RISCVISDOpc) const; SDValue lowerLogicVPOp(SDValue Op, SelectionDAG &DAG, unsigned MaskOpc, unsigned VecOpc) const; SDValue lowerFixedLengthVectorExtendToRVV(SDValue Op, SelectionDAG &DAG, diff --git a/llvm/lib/Target/RISCV/RISCVISelLowering.cpp b/llvm/lib/Target/RISCV/RISCVISelLowering.cpp --- a/llvm/lib/Target/RISCV/RISCVISelLowering.cpp +++ b/llvm/lib/Target/RISCV/RISCVISelLowering.cpp @@ -490,7 +490,7 @@ ISD::VP_SHL, ISD::VP_REDUCE_ADD, ISD::VP_REDUCE_AND, ISD::VP_REDUCE_OR, ISD::VP_REDUCE_XOR, ISD::VP_REDUCE_SMAX, ISD::VP_REDUCE_SMIN, ISD::VP_REDUCE_UMAX, ISD::VP_REDUCE_UMIN, - ISD::VP_MERGE, ISD::VP_SELECT}; + ISD::VP_MERGE, ISD::VP_SELECT, ISD::VP_FPTOSI}; static const unsigned FloatingPointVPOps[] = { ISD::VP_FADD, ISD::VP_FSUB, ISD::VP_FMUL, @@ -3692,6 +3692,8 @@ return lowerVPOp(Op, DAG, RISCVISD::FNEG_VL); case ISD::VP_FMA: return lowerVPOp(Op, DAG, RISCVISD::FMA_VL); + case ISD::VP_FPTOSI: + return lowerTypeConvertVPOp(Op, DAG, RISCVISD::FP_TO_SINT_VL); } } @@ -6072,6 +6074,68 @@ return convertFromScalableVector(VT, Val, DAG, Subtarget); } +SDValue RISCVTargetLowering::lowerTypeConvertVPOp(SDValue Op, SelectionDAG &DAG, + unsigned RISCVISDOpc) const { + // RVV can only do fp<->int conversions to types half/double the size as + // the source. We custom-lower any conversions that do two hops into + // sequences. + MVT VT = Op.getSimpleValueType(); + SDLoc DL(Op); + SDValue Src = Op.getOperand(0); + SDValue Mask = Op.getOperand(1); + SDValue VL = Op.getOperand(2); + MVT EltVT = VT.getVectorElementType(); + MVT SrcVT = Src.getSimpleValueType(); + MVT SrcEltVT = SrcVT.getVectorElementType(); + unsigned EltSize = EltVT.getSizeInBits(); + unsigned SrcEltSize = SrcEltVT.getSizeInBits(); + assert(isPowerOf2_32(EltSize) && isPowerOf2_32(SrcEltSize) && + "Unexpected vector element types"); + + bool IsInt2FP = SrcEltVT.isInteger(); + // Widening conversions + if (EltSize > SrcEltSize && (EltSize / SrcEltSize >= 4)) { + if (IsInt2FP) { + // Do a regular integer sign/zero extension then convert to float. + MVT IVecVT = MVT::getVectorVT(MVT::getIntegerVT(EltVT.getSizeInBits()), + VT.getVectorElementCount()); + unsigned ExtOpcode = RISCVISDOpc == RISCVISD::UINT_TO_FP_VL + ? ISD::ZERO_EXTEND + : ISD::SIGN_EXTEND; + SDValue Ext = DAG.getNode(ExtOpcode, DL, IVecVT, Src); + return DAG.getNode(Op.getOpcode(), DL, VT, Ext, Mask, VL); + } + // FP2Int + assert(SrcEltVT == MVT::f16 && "Unexpected VP_FP_TO_[US]INT lowering"); + // Do one doubling fp_extend then complete the operation by converting + // to int. + MVT InterimFVT = MVT::getVectorVT(MVT::f32, VT.getVectorElementCount()); + SDValue FExt = DAG.getFPExtendOrRound(Src, DL, InterimFVT); + return DAG.getNode(Op.getOpcode(), DL, VT, FExt, Mask, VL); + } + + // Narrowing conversions + if (SrcEltSize > EltSize && (SrcEltSize / EltSize >= 4)) { + if (IsInt2FP) { + // One narrowing int_to_fp, then an fp_round. + assert(EltVT == MVT::f16 && "Unexpected VP_[US]_TO_FP lowering"); + MVT InterimFVT = MVT::getVectorVT(MVT::f32, VT.getVectorElementCount()); + SDValue Int2FP = + DAG.getNode(Op.getOpcode(), DL, InterimFVT, Src, Mask, VL); + return DAG.getFPExtendOrRound(Int2FP, DL, VT); + } + // FP2Int + // One narrowing fp_to_int, then truncate the integer. If the float isn't + // representable by the integer, the result is poison. + MVT IVecVT = + MVT::getVectorVT(MVT::getIntegerVT(SrcEltVT.getSizeInBits() / 2), + VT.getVectorElementCount()); + SDValue FP2Int = DAG.getNode(Op.getOpcode(), DL, IVecVT, Src, Mask, VL); + return DAG.getNode(ISD::TRUNCATE, DL, VT, FP2Int); + } + return lowerVPOp(Op, DAG, RISCVISDOpc); +} + // Custom lower MGATHER/VP_GATHER to a legalized form for RVV. It will then be // matched to a RVV indexed load. The RVV indexed load instructions only // support the "unsigned unscaled" addressing mode; indices are implicitly diff --git a/llvm/lib/Target/RISCV/RISCVInstrInfoVVLPatterns.td b/llvm/lib/Target/RISCV/RISCVInstrInfoVVLPatterns.td --- a/llvm/lib/Target/RISCV/RISCVInstrInfoVVLPatterns.td +++ b/llvm/lib/Target/RISCV/RISCVInstrInfoVVLPatterns.td @@ -559,6 +559,12 @@ VLOpFrag)), (!cast(instruction_name#"_"#ivti.LMul.MX) fvti.RegClass:$rs1, GPR:$vl, ivti.Log2SEW)>; + def : Pat<(ivti.Vector (vop (fvti.Vector fvti.RegClass:$rs1), + (fvti.Mask V0), + VLOpFrag)), + (!cast(instruction_name#"_"#ivti.LMul.MX#"_MASK") + (ivti.Vector (IMPLICIT_DEF)), fvti.RegClass:$rs1, + (fvti.Mask V0), GPR:$vl, ivti.Log2SEW, TAIL_AGNOSTIC)>; } } @@ -582,6 +588,12 @@ VLOpFrag)), (!cast(instruction_name#"_"#fvti.LMul.MX) fvti.RegClass:$rs1, GPR:$vl, fvti.Log2SEW)>; + def : Pat<(iwti.Vector (vop (fvti.Vector fvti.RegClass:$rs1), + (fvti.Mask V0), + VLOpFrag)), + (!cast(instruction_name#"_"#fvti.LMul.MX#"_MASK") + (iwti.Vector (IMPLICIT_DEF)), fvti.RegClass:$rs1, + (fvti.Mask V0), GPR:$vl, fvti.Log2SEW, TAIL_AGNOSTIC)>; } } @@ -606,6 +618,12 @@ VLOpFrag)), (!cast(instruction_name#"_"#vti.LMul.MX) fwti.RegClass:$rs1, GPR:$vl, vti.Log2SEW)>; + def : Pat<(vti.Vector (vop (fwti.Vector fwti.RegClass:$rs1), + (fwti.Mask V0), + VLOpFrag)), + (!cast(instruction_name#"_"#vti.LMul.MX#"_MASK") + (vti.Vector (IMPLICIT_DEF)), fwti.RegClass:$rs1, + (fwti.Mask V0), GPR:$vl, vti.Log2SEW, TAIL_AGNOSTIC)>; } } diff --git a/llvm/test/CodeGen/RISCV/rvv/fixed-vectors-vfptosi-vp.ll b/llvm/test/CodeGen/RISCV/rvv/fixed-vectors-vfptosi-vp.ll new file mode 100644 --- /dev/null +++ b/llvm/test/CodeGen/RISCV/rvv/fixed-vectors-vfptosi-vp.ll @@ -0,0 +1,1481 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py +; RUN: llc -mtriple=riscv32 -mattr=+d,+zfh,+v -target-abi=ilp32d -riscv-v-vector-bits-min=128 \ +; RUN: -verify-machineinstrs < %s | FileCheck %s +; RUN: llc -mtriple=riscv64 -mattr=+d,+zfh,+v -target-abi=lp64d -riscv-v-vector-bits-min=128 \ +; RUN: -verify-machineinstrs < %s | FileCheck %s + +declare <1 x i8> @llvm.vp.fptosi.v1i8.v1f16(<1 x half>, <1 x i1>, i32) + +define <1 x i8> @vfptosi_v1i8_v1f16(<1 x half> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i8_v1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <1 x i8> @llvm.vp.fptosi.v1i8.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i8> %v +} + +define <1 x i8> @vfptosi_v1i8_v1f16_unmasked(<1 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i8_v1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i16 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i8> @llvm.vp.fptosi.v1i8.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i8> %v +} + +declare <1 x i16> @llvm.vp.fptosi.v1i16.v1f16(<1 x half>, <1 x i1>, i32) + +define <1 x i16> @vfptosi_v1f16(<1 x half> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <1 x i16> @llvm.vp.fptosi.v1i16.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i16> %v +} + +define <1 x i16> @vfptosi_v1f16_unmasked(<1 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i16 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i16> @llvm.vp.fptosi.v1i16.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i16> %v +} + +declare <1 x i32> @llvm.vp.fptosi.v1i32.v1f16(<1 x half>, <1 x i1>, i32) + +define <1 x i32> @vfptosi_v1i32_v1f16(<1 x half> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i32_v1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <1 x i32> @llvm.vp.fptosi.v1i32.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i32> %v +} + +define <1 x i32> @vfptosi_v1i32_v1f16_unmasked(<1 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i32_v1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i16 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i32> @llvm.vp.fptosi.v1i32.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i32> %v +} + +declare <1 x i64> @llvm.vp.fptosi.v1i64.v1f16(<1 x half>, <1 x i1>, i32) + +define <1 x i64> @vfptosi_v1i64_v1f16(<1 x half> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i64_v1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 1, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v9, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v9, v0.t +; CHECK-NEXT: ret + %v = call <1 x i64> @llvm.vp.fptosi.v1i64.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i64> %v +} + +define <1 x i64> @vfptosi_v1i64_v1f16_unmasked(<1 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i64_v1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 1, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v9, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i16 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i64> @llvm.vp.fptosi.v1i64.v1f16(<1 x half> %va, <1 x i1> %m, i32 %evl) + ret <1 x i64> %v +} + +declare <2 x i8> @llvm.vp.fptosi.v2i8.v2f16(<2 x half>, <2 x i1>, i32) + +define <2 x i8> @vfptosi_v2i8_v2f16(<2 x half> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i8_v2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <2 x i8> @llvm.vp.fptosi.v2i8.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i8> %v +} + +define <2 x i8> @vfptosi_v2i8_v2f16_unmasked(<2 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i8_v2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i16 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i8> @llvm.vp.fptosi.v2i8.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i8> %v +} + +declare <2 x i16> @llvm.vp.fptosi.v2i16.v2f16(<2 x half>, <2 x i1>, i32) + +define <2 x i16> @vfptosi_v2f16(<2 x half> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <2 x i16> @llvm.vp.fptosi.v2i16.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i16> %v +} + +define <2 x i16> @vfptosi_v2f16_unmasked(<2 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i16 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i16> @llvm.vp.fptosi.v2i16.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i16> %v +} + +declare <2 x i32> @llvm.vp.fptosi.v2i32.v2f16(<2 x half>, <2 x i1>, i32) + +define <2 x i32> @vfptosi_v2i32_v2f16(<2 x half> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i32_v2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <2 x i32> @llvm.vp.fptosi.v2i32.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i32> %v +} + +define <2 x i32> @vfptosi_v2i32_v2f16_unmasked(<2 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i32_v2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i16 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i32> @llvm.vp.fptosi.v2i32.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i32> %v +} + +declare <2 x i64> @llvm.vp.fptosi.v2i64.v2f16(<2 x half>, <2 x i1>, i32) + +define <2 x i64> @vfptosi_v2i64_v2f16(<2 x half> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i64_v2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 2, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v9, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v9, v0.t +; CHECK-NEXT: ret + %v = call <2 x i64> @llvm.vp.fptosi.v2i64.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i64> %v +} + +define <2 x i64> @vfptosi_v2i64_v2f16_unmasked(<2 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i64_v2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 2, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v9, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i16 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i64> @llvm.vp.fptosi.v2i64.v2f16(<2 x half> %va, <2 x i1> %m, i32 %evl) + ret <2 x i64> %v +} + +declare <4 x i8> @llvm.vp.fptosi.v4i8.v4f16(<4 x half>, <4 x i1>, i32) + +define <4 x i8> @vfptosi_v4i8_v4f16(<4 x half> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i8_v4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <4 x i8> @llvm.vp.fptosi.v4i8.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i8> %v +} + +define <4 x i8> @vfptosi_v4i8_v4f16_unmasked(<4 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i8_v4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i16 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i8> @llvm.vp.fptosi.v4i8.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i8> %v +} + +declare <4 x i16> @llvm.vp.fptosi.v4i16.v4f16(<4 x half>, <4 x i1>, i32) + +define <4 x i16> @vfptosi_v4f16(<4 x half> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <4 x i16> @llvm.vp.fptosi.v4i16.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i16> %v +} + +define <4 x i16> @vfptosi_v4f16_unmasked(<4 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i16 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i16> @llvm.vp.fptosi.v4i16.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i16> %v +} + +declare <4 x i32> @llvm.vp.fptosi.v4i32.v4f16(<4 x half>, <4 x i1>, i32) + +define <4 x i32> @vfptosi_v4i32_v4f16(<4 x half> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i32_v4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <4 x i32> @llvm.vp.fptosi.v4i32.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i32> %v +} + +define <4 x i32> @vfptosi_v4i32_v4f16_unmasked(<4 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i32_v4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i16 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i32> @llvm.vp.fptosi.v4i32.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i32> %v +} + +declare <4 x i64> @llvm.vp.fptosi.v4i64.v4f16(<4 x half>, <4 x i1>, i32) + +define <4 x i64> @vfptosi_v4i64_v4f16(<4 x half> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i64_v4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 4, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v10, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v10, v0.t +; CHECK-NEXT: ret + %v = call <4 x i64> @llvm.vp.fptosi.v4i64.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i64> %v +} + +define <4 x i64> @vfptosi_v4i64_v4f16_unmasked(<4 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i64_v4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 4, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v10, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i16 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i64> @llvm.vp.fptosi.v4i64.v4f16(<4 x half> %va, <4 x i1> %m, i32 %evl) + ret <4 x i64> %v +} + +declare <8 x i8> @llvm.vp.fptosi.v8i8.v8f16(<8 x half>, <8 x i1>, i32) + +define <8 x i8> @vfptosi_v8i8_v8f16(<8 x half> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i8_v8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <8 x i8> @llvm.vp.fptosi.v8i8.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i8> %v +} + +define <8 x i8> @vfptosi_v8i8_v8f16_unmasked(<8 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i8_v8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i16 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i8> @llvm.vp.fptosi.v8i8.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i8> %v +} + +declare <8 x i16> @llvm.vp.fptosi.v8i16.v8f16(<8 x half>, <8 x i1>, i32) + +define <8 x i16> @vfptosi_v8f16(<8 x half> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <8 x i16> @llvm.vp.fptosi.v8i16.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i16> %v +} + +define <8 x i16> @vfptosi_v8f16_unmasked(<8 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i16 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i16> @llvm.vp.fptosi.v8i16.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i16> %v +} + +declare <8 x i32> @llvm.vp.fptosi.v8i32.v8f16(<8 x half>, <8 x i1>, i32) + +define <8 x i32> @vfptosi_v8i32_v8f16(<8 x half> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i32_v8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8, v0.t +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %v = call <8 x i32> @llvm.vp.fptosi.v8i32.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i32> %v +} + +define <8 x i32> @vfptosi_v8i32_v8f16_unmasked(<8 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i32_v8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8 +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i16 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i32> @llvm.vp.fptosi.v8i32.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i32> %v +} + +declare <8 x i64> @llvm.vp.fptosi.v8i64.v8f16(<8 x half>, <8 x i1>, i32) + +define <8 x i64> @vfptosi_v8i64_v8f16(<8 x half> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i64_v8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 8, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v12, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v12, v0.t +; CHECK-NEXT: ret + %v = call <8 x i64> @llvm.vp.fptosi.v8i64.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i64> %v +} + +define <8 x i64> @vfptosi_v8i64_v8f16_unmasked(<8 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i64_v8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetivli zero, 8, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v12, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i16 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i64> @llvm.vp.fptosi.v8i64.v8f16(<8 x half> %va, <8 x i1> %m, i32 %evl) + ret <8 x i64> %v +} + +declare <16 x i8> @llvm.vp.fptosi.v16i8.v16f16(<16 x half>, <16 x i1>, i32) + +define <16 x i8> @vfptosi_v16i8_v16f16(<16 x half> %va, <16 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i8_v16f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %v = call <16 x i8> @llvm.vp.fptosi.v16i8.v16f16(<16 x half> %va, <16 x i1> %m, i32 %evl) + ret <16 x i8> %v +} + +define <16 x i8> @vfptosi_v16i8_v16f16_unmasked(<16 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i8_v16f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement <16 x i1> poison, i1 true, i16 0 + %m = shufflevector <16 x i1> %head, <16 x i1> poison, <16 x i32> zeroinitializer + %v = call <16 x i8> @llvm.vp.fptosi.v16i8.v16f16(<16 x half> %va, <16 x i1> %m, i32 %evl) + ret <16 x i8> %v +} + +declare <16 x i16> @llvm.vp.fptosi.v16i16.v16f16(<16 x half>, <16 x i1>, i32) + +define <16 x i16> @vfptosi_v16f16(<16 x half> %va, <16 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <16 x i16> @llvm.vp.fptosi.v16i16.v16f16(<16 x half> %va, <16 x i1> %m, i32 %evl) + ret <16 x i16> %v +} + +define <16 x i16> @vfptosi_v16f16_unmasked(<16 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <16 x i1> poison, i1 true, i16 0 + %m = shufflevector <16 x i1> %head, <16 x i1> poison, <16 x i32> zeroinitializer + %v = call <16 x i16> @llvm.vp.fptosi.v16i16.v16f16(<16 x half> %va, <16 x i1> %m, i32 %evl) + ret <16 x i16> %v +} + +declare <16 x i32> @llvm.vp.fptosi.v16i32.v16f16(<16 x half>, <16 x i1>, i32) + +define <16 x i32> @vfptosi_v16i32_v16f16(<16 x half> %va, <16 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i32_v16f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8, v0.t +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %v = call <16 x i32> @llvm.vp.fptosi.v16i32.v16f16(<16 x half> %va, <16 x i1> %m, i32 %evl) + ret <16 x i32> %v +} + +define <16 x i32> @vfptosi_v16i32_v16f16_unmasked(<16 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i32_v16f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8 +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement <16 x i1> poison, i1 true, i16 0 + %m = shufflevector <16 x i1> %head, <16 x i1> poison, <16 x i32> zeroinitializer + %v = call <16 x i32> @llvm.vp.fptosi.v16i32.v16f16(<16 x half> %va, <16 x i1> %m, i32 %evl) + ret <16 x i32> %v +} + +declare <32 x i8> @llvm.vp.fptosi.v32i8.v32f16(<32 x half>, <32 x i1>, i32) + +define <32 x i8> @vfptosi_v32i8_v32f16(<32 x half> %va, <32 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v32i8_v32f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call <32 x i8> @llvm.vp.fptosi.v32i8.v32f16(<32 x half> %va, <32 x i1> %m, i32 %evl) + ret <32 x i8> %v +} + +define <32 x i8> @vfptosi_v32i8_v32f16_unmasked(<32 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v32i8_v32f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement <32 x i1> poison, i1 true, i16 0 + %m = shufflevector <32 x i1> %head, <32 x i1> poison, <32 x i32> zeroinitializer + %v = call <32 x i8> @llvm.vp.fptosi.v32i8.v32f16(<32 x half> %va, <32 x i1> %m, i32 %evl) + ret <32 x i8> %v +} + +declare <32 x i16> @llvm.vp.fptosi.v32i16.v32f16(<32 x half>, <32 x i1>, i32) + +define <32 x i16> @vfptosi_v32f16(<32 x half> %va, <32 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v32f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <32 x i16> @llvm.vp.fptosi.v32i16.v32f16(<32 x half> %va, <32 x i1> %m, i32 %evl) + ret <32 x i16> %v +} + +define <32 x i16> @vfptosi_v32f16_unmasked(<32 x half> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v32f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <32 x i1> poison, i1 true, i16 0 + %m = shufflevector <32 x i1> %head, <32 x i1> poison, <32 x i32> zeroinitializer + %v = call <32 x i16> @llvm.vp.fptosi.v32i16.v32f16(<32 x half> %va, <32 x i1> %m, i32 %evl) + ret <32 x i16> %v +} + +declare <1 x i8> @llvm.vp.fptosi.v1i8.v1f32(<1 x float>, <1 x i1>, i32) + +define <1 x i8> @vfptosi_v1i8_v1f32(<1 x float> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i8_v1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetivli zero, 1, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call <1 x i8> @llvm.vp.fptosi.v1i8.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i8> %v +} + +define <1 x i8> @vfptosi_v1i8_v1f32_unmasked(<1 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i8_v1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetivli zero, 1, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i8> @llvm.vp.fptosi.v1i8.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i8> %v +} + +declare <1 x i16> @llvm.vp.fptosi.v1i16.v1f32(<1 x float>, <1 x i1>, i32) + +define <1 x i16> @vfptosi_v1i16_v1f32(<1 x float> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i16_v1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <1 x i16> @llvm.vp.fptosi.v1i16.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i16> %v +} + +define <1 x i16> @vfptosi_v1i16_v1f32_unmasked(<1 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i16_v1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i16> @llvm.vp.fptosi.v1i16.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i16> %v +} + +declare <1 x i32> @llvm.vp.fptosi.v1i32.v1f32(<1 x float>, <1 x i1>, i32) + +define <1 x i32> @vfptosi_v1f32(<1 x float> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <1 x i32> @llvm.vp.fptosi.v1i32.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i32> %v +} + +define <1 x i32> @vfptosi_v1f32_unmasked(<1 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i32> @llvm.vp.fptosi.v1i32.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i32> %v +} + +declare <1 x i64> @llvm.vp.fptosi.v1i64.v1f32(<1 x float>, <1 x i1>, i32) + +define <1 x i64> @vfptosi_v1i64_v1f32(<1 x float> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i64_v1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <1 x i64> @llvm.vp.fptosi.v1i64.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i64> %v +} + +define <1 x i64> @vfptosi_v1i64_v1f32_unmasked(<1 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i64_v1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i64> @llvm.vp.fptosi.v1i64.v1f32(<1 x float> %va, <1 x i1> %m, i32 %evl) + ret <1 x i64> %v +} + +declare <2 x i8> @llvm.vp.fptosi.v2i8.v2f32(<2 x float>, <2 x i1>, i32) + +define <2 x i8> @vfptosi_v2i8_v2f32(<2 x float> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i8_v2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetivli zero, 2, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call <2 x i8> @llvm.vp.fptosi.v2i8.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i8> %v +} + +define <2 x i8> @vfptosi_v2i8_v2f32_unmasked(<2 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i8_v2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetivli zero, 2, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i8> @llvm.vp.fptosi.v2i8.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i8> %v +} + +declare <2 x i16> @llvm.vp.fptosi.v2i16.v2f32(<2 x float>, <2 x i1>, i32) + +define <2 x i16> @vfptosi_v2i16_v2f32(<2 x float> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i16_v2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <2 x i16> @llvm.vp.fptosi.v2i16.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i16> %v +} + +define <2 x i16> @vfptosi_v2i16_v2f32_unmasked(<2 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i16_v2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i16> @llvm.vp.fptosi.v2i16.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i16> %v +} + +declare <2 x i32> @llvm.vp.fptosi.v2i32.v2f32(<2 x float>, <2 x i1>, i32) + +define <2 x i32> @vfptosi_v2f32(<2 x float> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <2 x i32> @llvm.vp.fptosi.v2i32.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i32> %v +} + +define <2 x i32> @vfptosi_v2f32_unmasked(<2 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i32> @llvm.vp.fptosi.v2i32.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i32> %v +} + +declare <2 x i64> @llvm.vp.fptosi.v2i64.v2f32(<2 x float>, <2 x i1>, i32) + +define <2 x i64> @vfptosi_v2i64_v2f32(<2 x float> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i64_v2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <2 x i64> @llvm.vp.fptosi.v2i64.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i64> %v +} + +define <2 x i64> @vfptosi_v2i64_v2f32_unmasked(<2 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i64_v2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i64> @llvm.vp.fptosi.v2i64.v2f32(<2 x float> %va, <2 x i1> %m, i32 %evl) + ret <2 x i64> %v +} + +declare <4 x i8> @llvm.vp.fptosi.v4i8.v4f32(<4 x float>, <4 x i1>, i32) + +define <4 x i8> @vfptosi_v4i8_v4f32(<4 x float> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i8_v4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetivli zero, 4, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call <4 x i8> @llvm.vp.fptosi.v4i8.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i8> %v +} + +define <4 x i8> @vfptosi_v4i8_v4f32_unmasked(<4 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i8_v4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetivli zero, 4, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i8> @llvm.vp.fptosi.v4i8.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i8> %v +} + +declare <4 x i16> @llvm.vp.fptosi.v4i16.v4f32(<4 x float>, <4 x i1>, i32) + +define <4 x i16> @vfptosi_v4i16_v4f32(<4 x float> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i16_v4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <4 x i16> @llvm.vp.fptosi.v4i16.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i16> %v +} + +define <4 x i16> @vfptosi_v4i16_v4f32_unmasked(<4 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i16_v4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i16> @llvm.vp.fptosi.v4i16.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i16> %v +} + +declare <4 x i32> @llvm.vp.fptosi.v4i32.v4f32(<4 x float>, <4 x i1>, i32) + +define <4 x i32> @vfptosi_v4f32(<4 x float> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <4 x i32> @llvm.vp.fptosi.v4i32.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i32> %v +} + +define <4 x i32> @vfptosi_v4f32_unmasked(<4 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i32> @llvm.vp.fptosi.v4i32.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i32> %v +} + +declare <4 x i64> @llvm.vp.fptosi.v4i64.v4f32(<4 x float>, <4 x i1>, i32) + +define <4 x i64> @vfptosi_v4i64_v4f32(<4 x float> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i64_v4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8, v0.t +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %v = call <4 x i64> @llvm.vp.fptosi.v4i64.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i64> %v +} + +define <4 x i64> @vfptosi_v4i64_v4f32_unmasked(<4 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i64_v4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8 +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i64> @llvm.vp.fptosi.v4i64.v4f32(<4 x float> %va, <4 x i1> %m, i32 %evl) + ret <4 x i64> %v +} + +declare <8 x i8> @llvm.vp.fptosi.v8i8.v8f32(<8 x float>, <8 x i1>, i32) + +define <8 x i8> @vfptosi_v8i8_v8f32(<8 x float> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i8_v8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vsetivli zero, 8, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %v = call <8 x i8> @llvm.vp.fptosi.v8i8.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i8> %v +} + +define <8 x i8> @vfptosi_v8i8_v8f32_unmasked(<8 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i8_v8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vsetivli zero, 8, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i8> @llvm.vp.fptosi.v8i8.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i8> %v +} + +declare <8 x i16> @llvm.vp.fptosi.v8i16.v8f32(<8 x float>, <8 x i1>, i32) + +define <8 x i16> @vfptosi_v8i16_v8f32(<8 x float> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i16_v8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %v = call <8 x i16> @llvm.vp.fptosi.v8i16.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i16> %v +} + +define <8 x i16> @vfptosi_v8i16_v8f32_unmasked(<8 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i16_v8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i16> @llvm.vp.fptosi.v8i16.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i16> %v +} + +declare <8 x i32> @llvm.vp.fptosi.v8i32.v8f32(<8 x float>, <8 x i1>, i32) + +define <8 x i32> @vfptosi_v8f32(<8 x float> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <8 x i32> @llvm.vp.fptosi.v8i32.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i32> %v +} + +define <8 x i32> @vfptosi_v8f32_unmasked(<8 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i32> @llvm.vp.fptosi.v8i32.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i32> %v +} + +declare <8 x i64> @llvm.vp.fptosi.v8i64.v8f32(<8 x float>, <8 x i1>, i32) + +define <8 x i64> @vfptosi_v8i64_v8f32(<8 x float> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i64_v8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8, v0.t +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %v = call <8 x i64> @llvm.vp.fptosi.v8i64.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i64> %v +} + +define <8 x i64> @vfptosi_v8i64_v8f32_unmasked(<8 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i64_v8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8 +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i64> @llvm.vp.fptosi.v8i64.v8f32(<8 x float> %va, <8 x i1> %m, i32 %evl) + ret <8 x i64> %v +} + +declare <16 x i8> @llvm.vp.fptosi.v16i8.v16f32(<16 x float>, <16 x i1>, i32) + +define <16 x i8> @vfptosi_v16i8_v16f32(<16 x float> %va, <16 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i8_v16f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vsetivli zero, 16, e8, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %v = call <16 x i8> @llvm.vp.fptosi.v16i8.v16f32(<16 x float> %va, <16 x i1> %m, i32 %evl) + ret <16 x i8> %v +} + +define <16 x i8> @vfptosi_v16i8_v16f32_unmasked(<16 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i8_v16f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vsetivli zero, 16, e8, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %head = insertelement <16 x i1> poison, i1 true, i32 0 + %m = shufflevector <16 x i1> %head, <16 x i1> poison, <16 x i32> zeroinitializer + %v = call <16 x i8> @llvm.vp.fptosi.v16i8.v16f32(<16 x float> %va, <16 x i1> %m, i32 %evl) + ret <16 x i8> %v +} + +declare <16 x i16> @llvm.vp.fptosi.v16i16.v16f32(<16 x float>, <16 x i1>, i32) + +define <16 x i16> @vfptosi_v16i16_v16f32(<16 x float> %va, <16 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i16_v16f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call <16 x i16> @llvm.vp.fptosi.v16i16.v16f32(<16 x float> %va, <16 x i1> %m, i32 %evl) + ret <16 x i16> %v +} + +define <16 x i16> @vfptosi_v16i16_v16f32_unmasked(<16 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16i16_v16f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement <16 x i1> poison, i1 true, i32 0 + %m = shufflevector <16 x i1> %head, <16 x i1> poison, <16 x i32> zeroinitializer + %v = call <16 x i16> @llvm.vp.fptosi.v16i16.v16f32(<16 x float> %va, <16 x i1> %m, i32 %evl) + ret <16 x i16> %v +} + +declare <16 x i32> @llvm.vp.fptosi.v16i32.v16f32(<16 x float>, <16 x i1>, i32) + +define <16 x i32> @vfptosi_v16f32(<16 x float> %va, <16 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <16 x i32> @llvm.vp.fptosi.v16i32.v16f32(<16 x float> %va, <16 x i1> %m, i32 %evl) + ret <16 x i32> %v +} + +define <16 x i32> @vfptosi_v16f32_unmasked(<16 x float> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v16f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <16 x i1> poison, i1 true, i32 0 + %m = shufflevector <16 x i1> %head, <16 x i1> poison, <16 x i32> zeroinitializer + %v = call <16 x i32> @llvm.vp.fptosi.v16i32.v16f32(<16 x float> %va, <16 x i1> %m, i32 %evl) + ret <16 x i32> %v +} + +declare <1 x i8> @llvm.vp.fptosi.v1i8.v1f64(<1 x double>, <1 x i1>, i32) + +define <1 x i8> @vfptosi_v1i8_v1f64(<1 x double> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i8_v1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetivli zero, 1, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %v = call <1 x i8> @llvm.vp.fptosi.v1i8.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i8> %v +} + +define <1 x i8> @vfptosi_v1i8_v1f64_unmasked(<1 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i8_v1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetivli zero, 1, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i8> @llvm.vp.fptosi.v1i8.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i8> %v +} + +declare <1 x i16> @llvm.vp.fptosi.v1i16.v1f64(<1 x double>, <1 x i1>, i32) + +define <1 x i16> @vfptosi_v1i16_v1f64(<1 x double> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i16_v1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetivli zero, 1, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call <1 x i16> @llvm.vp.fptosi.v1i16.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i16> %v +} + +define <1 x i16> @vfptosi_v1i16_v1f64_unmasked(<1 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i16_v1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetivli zero, 1, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i16> @llvm.vp.fptosi.v1i16.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i16> %v +} + +declare <1 x i32> @llvm.vp.fptosi.v1i32.v1f64(<1 x double>, <1 x i1>, i32) + +define <1 x i32> @vfptosi_v1i32_v1f64(<1 x double> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i32_v1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <1 x i32> @llvm.vp.fptosi.v1i32.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i32> %v +} + +define <1 x i32> @vfptosi_v1i32_v1f64_unmasked(<1 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1i32_v1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i32> @llvm.vp.fptosi.v1i32.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i32> %v +} + +declare <1 x i64> @llvm.vp.fptosi.v1i64.v1f64(<1 x double>, <1 x i1>, i32) + +define <1 x i64> @vfptosi_v1f64(<1 x double> %va, <1 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <1 x i64> @llvm.vp.fptosi.v1i64.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i64> %v +} + +define <1 x i64> @vfptosi_v1f64_unmasked(<1 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <1 x i1> poison, i1 true, i32 0 + %m = shufflevector <1 x i1> %head, <1 x i1> poison, <1 x i32> zeroinitializer + %v = call <1 x i64> @llvm.vp.fptosi.v1i64.v1f64(<1 x double> %va, <1 x i1> %m, i32 %evl) + ret <1 x i64> %v +} + +declare <2 x i8> @llvm.vp.fptosi.v2i8.v2f64(<2 x double>, <2 x i1>, i32) + +define <2 x i8> @vfptosi_v2i8_v2f64(<2 x double> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i8_v2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetivli zero, 2, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %v = call <2 x i8> @llvm.vp.fptosi.v2i8.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i8> %v +} + +define <2 x i8> @vfptosi_v2i8_v2f64_unmasked(<2 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i8_v2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetivli zero, 2, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i8> @llvm.vp.fptosi.v2i8.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i8> %v +} + +declare <2 x i16> @llvm.vp.fptosi.v2i16.v2f64(<2 x double>, <2 x i1>, i32) + +define <2 x i16> @vfptosi_v2i16_v2f64(<2 x double> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i16_v2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetivli zero, 2, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call <2 x i16> @llvm.vp.fptosi.v2i16.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i16> %v +} + +define <2 x i16> @vfptosi_v2i16_v2f64_unmasked(<2 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i16_v2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetivli zero, 2, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i16> @llvm.vp.fptosi.v2i16.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i16> %v +} + +declare <2 x i32> @llvm.vp.fptosi.v2i32.v2f64(<2 x double>, <2 x i1>, i32) + +define <2 x i32> @vfptosi_v2i32_v2f64(<2 x double> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i32_v2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call <2 x i32> @llvm.vp.fptosi.v2i32.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i32> %v +} + +define <2 x i32> @vfptosi_v2i32_v2f64_unmasked(<2 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2i32_v2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i32> @llvm.vp.fptosi.v2i32.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i32> %v +} + +declare <2 x i64> @llvm.vp.fptosi.v2i64.v2f64(<2 x double>, <2 x i1>, i32) + +define <2 x i64> @vfptosi_v2f64(<2 x double> %va, <2 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <2 x i64> @llvm.vp.fptosi.v2i64.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i64> %v +} + +define <2 x i64> @vfptosi_v2f64_unmasked(<2 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <2 x i1> poison, i1 true, i32 0 + %m = shufflevector <2 x i1> %head, <2 x i1> poison, <2 x i32> zeroinitializer + %v = call <2 x i64> @llvm.vp.fptosi.v2i64.v2f64(<2 x double> %va, <2 x i1> %m, i32 %evl) + ret <2 x i64> %v +} + +declare <4 x i8> @llvm.vp.fptosi.v4i8.v4f64(<4 x double>, <4 x i1>, i32) + +define <4 x i8> @vfptosi_v4i8_v4f64(<4 x double> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i8_v4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vsetivli zero, 4, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %v = call <4 x i8> @llvm.vp.fptosi.v4i8.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i8> %v +} + +define <4 x i8> @vfptosi_v4i8_v4f64_unmasked(<4 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i8_v4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vsetivli zero, 4, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i8> @llvm.vp.fptosi.v4i8.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i8> %v +} + +declare <4 x i16> @llvm.vp.fptosi.v4i16.v4f64(<4 x double>, <4 x i1>, i32) + +define <4 x i16> @vfptosi_v4i16_v4f64(<4 x double> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i16_v4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vsetivli zero, 4, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %v = call <4 x i16> @llvm.vp.fptosi.v4i16.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i16> %v +} + +define <4 x i16> @vfptosi_v4i16_v4f64_unmasked(<4 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i16_v4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vsetivli zero, 4, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i16> @llvm.vp.fptosi.v4i16.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i16> %v +} + +declare <4 x i32> @llvm.vp.fptosi.v4i32.v4f64(<4 x double>, <4 x i1>, i32) + +define <4 x i32> @vfptosi_v4i32_v4f64(<4 x double> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i32_v4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %v = call <4 x i32> @llvm.vp.fptosi.v4i32.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i32> %v +} + +define <4 x i32> @vfptosi_v4i32_v4f64_unmasked(<4 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4i32_v4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i32> @llvm.vp.fptosi.v4i32.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i32> %v +} + +declare <4 x i64> @llvm.vp.fptosi.v4i64.v4f64(<4 x double>, <4 x i1>, i32) + +define <4 x i64> @vfptosi_v4f64(<4 x double> %va, <4 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <4 x i64> @llvm.vp.fptosi.v4i64.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i64> %v +} + +define <4 x i64> @vfptosi_v4f64_unmasked(<4 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <4 x i1> poison, i1 true, i32 0 + %m = shufflevector <4 x i1> %head, <4 x i1> poison, <4 x i32> zeroinitializer + %v = call <4 x i64> @llvm.vp.fptosi.v4i64.v4f64(<4 x double> %va, <4 x i1> %m, i32 %evl) + ret <4 x i64> %v +} + +declare <8 x i8> @llvm.vp.fptosi.v8i8.v8f64(<8 x double>, <8 x i1>, i32) + +define <8 x i8> @vfptosi_v8i8_v8f64(<8 x double> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i8_v8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vsetivli zero, 8, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %v = call <8 x i8> @llvm.vp.fptosi.v8i8.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i8> %v +} + +define <8 x i8> @vfptosi_v8i8_v8f64_unmasked(<8 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i8_v8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vsetivli zero, 8, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i8> @llvm.vp.fptosi.v8i8.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i8> %v +} + +declare <8 x i16> @llvm.vp.fptosi.v8i16.v8f64(<8 x double>, <8 x i1>, i32) + +define <8 x i16> @vfptosi_v8i16_v8f64(<8 x double> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i16_v8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vsetivli zero, 8, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %v = call <8 x i16> @llvm.vp.fptosi.v8i16.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i16> %v +} + +define <8 x i16> @vfptosi_v8i16_v8f64_unmasked(<8 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i16_v8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vsetivli zero, 8, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i16> @llvm.vp.fptosi.v8i16.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i16> %v +} + +declare <8 x i32> @llvm.vp.fptosi.v8i32.v8f64(<8 x double>, <8 x i1>, i32) + +define <8 x i32> @vfptosi_v8i32_v8f64(<8 x double> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i32_v8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call <8 x i32> @llvm.vp.fptosi.v8i32.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i32> %v +} + +define <8 x i32> @vfptosi_v8i32_v8f64_unmasked(<8 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8i32_v8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i32> @llvm.vp.fptosi.v8i32.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i32> %v +} + +declare <8 x i64> @llvm.vp.fptosi.v8i64.v8f64(<8 x double>, <8 x i1>, i32) + +define <8 x i64> @vfptosi_v8f64(<8 x double> %va, <8 x i1> %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call <8 x i64> @llvm.vp.fptosi.v8i64.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i64> %v +} + +define <8 x i64> @vfptosi_v8f64_unmasked(<8 x double> %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_v8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement <8 x i1> poison, i1 true, i32 0 + %m = shufflevector <8 x i1> %head, <8 x i1> poison, <8 x i32> zeroinitializer + %v = call <8 x i64> @llvm.vp.fptosi.v8i64.v8f64(<8 x double> %va, <8 x i1> %m, i32 %evl) + ret <8 x i64> %v +} diff --git a/llvm/test/CodeGen/RISCV/rvv/vfptosi-vp.ll b/llvm/test/CodeGen/RISCV/rvv/vfptosi-vp.ll new file mode 100644 --- /dev/null +++ b/llvm/test/CodeGen/RISCV/rvv/vfptosi-vp.ll @@ -0,0 +1,1481 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py +; RUN: llc -mtriple=riscv32 -mattr=+d,+zfh,+v -target-abi=ilp32d \ +; RUN: -verify-machineinstrs < %s | FileCheck %s +; RUN: llc -mtriple=riscv64 -mattr=+d,+zfh,+v -target-abi=lp64d \ +; RUN: -verify-machineinstrs < %s | FileCheck %s + +declare @llvm.vp.fptosi.nxv1i8.nxv1f16(, , i32) + +define @vfptosi_nxv1i8_nxv1f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i8_nxv1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i8.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i8_nxv1f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i8_nxv1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i8.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i16.nxv1f16(, , i32) + +define @vfptosi_nxv1f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i16.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i16.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i32.nxv1f16(, , i32) + +define @vfptosi_nxv1i32_nxv1f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i32_nxv1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i32.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i32_nxv1f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i32_nxv1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i32.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i64.nxv1f16(, , i32) + +define @vfptosi_nxv1i64_nxv1f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i64_nxv1f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v9, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v9, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i64.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i64_nxv1f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i64_nxv1f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v9, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i64.nxv1f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i8.nxv2f16(, , i32) + +define @vfptosi_nxv2i8_nxv2f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i8_nxv2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i8.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i8_nxv2f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i8_nxv2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i8.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i16.nxv2f16(, , i32) + +define @vfptosi_nxv2f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i16.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i16.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i32.nxv2f16(, , i32) + +define @vfptosi_nxv2i32_nxv2f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i32_nxv2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i32.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i32_nxv2f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i32_nxv2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i32.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i64.nxv2f16(, , i32) + +define @vfptosi_nxv2i64_nxv2f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i64_nxv2f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v10, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v10, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i64.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i64_nxv2f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i64_nxv2f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v10, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i64.nxv2f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i8.nxv4f16(, , i32) + +define @vfptosi_nxv4i8_nxv4f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i8_nxv4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i8.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i8_nxv4f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i8_nxv4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i8.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i16.nxv4f16(, , i32) + +define @vfptosi_nxv4f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i16.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i16.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i32.nxv4f16(, , i32) + +define @vfptosi_nxv4i32_nxv4f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i32_nxv4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8, v0.t +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i32.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i32_nxv4f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i32_nxv4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8 +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i32.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i64.nxv4f16(, , i32) + +define @vfptosi_nxv4i64_nxv4f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i64_nxv4f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v12, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v12, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i64.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i64_nxv4f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i64_nxv4f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v12, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i64.nxv4f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i8.nxv8f16(, , i32) + +define @vfptosi_nxv8i8_nxv8f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i8_nxv8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i8.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i8_nxv8f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i8_nxv8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i8.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i16.nxv8f16(, , i32) + +define @vfptosi_nxv8f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i16.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i16.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i32.nxv8f16(, , i32) + +define @vfptosi_nxv8i32_nxv8f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i32_nxv8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8, v0.t +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i32.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i32_nxv8f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i32_nxv8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8 +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i32.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i64.nxv8f16(, , i32) + +define @vfptosi_nxv8i64_nxv8f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i64_nxv8f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v16, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v16, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i64.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i64_nxv8f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i64_nxv8f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, mu +; CHECK-NEXT: vfwcvt.f.f.v v16, v8 +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v8, v16 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i64.nxv8f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv16i8.nxv16f16(, , i32) + +define @vfptosi_nxv16i8_nxv16f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i8_nxv16f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv16i8.nxv16f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv16i8_nxv16f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i8_nxv16f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv16i8.nxv16f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv16i16.nxv16f16(, , i32) + +define @vfptosi_nxv16f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv16i16.nxv16f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv16f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv16i16.nxv16f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv16i32.nxv16f16(, , i32) + +define @vfptosi_nxv16i32_nxv16f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i32_nxv16f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v16, v8, v0.t +; CHECK-NEXT: vmv8r.v v8, v16 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv16i32.nxv16f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv16i32_nxv16f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i32_nxv16f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v16, v8 +; CHECK-NEXT: vmv8r.v v8, v16 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv16i32.nxv16f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv32i8.nxv32f16(, , i32) + +define @vfptosi_nxv32i8_nxv32f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv32i8_nxv32f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v16 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv32i8.nxv32f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv32i8_nxv32f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv32i8_nxv32f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8 +; CHECK-NEXT: vmv.v.v v8, v16 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv32i8.nxv32f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv32i16.nxv32f16(, , i32) + +define @vfptosi_nxv32f16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv32f16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m8, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv32i16.nxv32f16( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv32f16_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv32f16_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m8, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i16 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv32i16.nxv32f16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i8.nxv1f32(, , i32) + +define @vfptosi_nxv1i8_nxv1f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i8_nxv1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i8.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i8_nxv1f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i8_nxv1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetvli a0, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i8.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i16.nxv1f32(, , i32) + +define @vfptosi_nxv1i16_nxv1f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i16_nxv1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i16.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i16_nxv1f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i16_nxv1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i16.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i32.nxv1f32(, , i32) + +define @vfptosi_nxv1f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i32.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i32.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i64.nxv1f32(, , i32) + +define @vfptosi_nxv1i64_nxv1f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i64_nxv1f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i64.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i64_nxv1f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i64_nxv1f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i64.nxv1f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i8.nxv2f32(, , i32) + +define @vfptosi_nxv2i8_nxv2f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i8_nxv2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i8.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i8_nxv2f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i8_nxv2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetvli a0, zero, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i8.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i16.nxv2f32(, , i32) + +define @vfptosi_nxv2i16_nxv2f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i16_nxv2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i16.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i16_nxv2f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i16_nxv2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i16.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i32.nxv2f32(, , i32) + +define @vfptosi_nxv2f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i32.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i32.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i64.nxv2f32(, , i32) + +define @vfptosi_nxv2i64_nxv2f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i64_nxv2f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8, v0.t +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i64.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i64_nxv2f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i64_nxv2f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v10, v8 +; CHECK-NEXT: vmv2r.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i64.nxv2f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i8.nxv4f32(, , i32) + +define @vfptosi_nxv4i8_nxv4f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i8_nxv4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i8.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i8_nxv4f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i8_nxv4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vsetvli a0, zero, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i8.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i16.nxv4f32(, , i32) + +define @vfptosi_nxv4i16_nxv4f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i16_nxv4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i16.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i16_nxv4f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i16_nxv4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i16.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i32.nxv4f32(, , i32) + +define @vfptosi_nxv4f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i32.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i32.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i64.nxv4f32(, , i32) + +define @vfptosi_nxv4i64_nxv4f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i64_nxv4f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8, v0.t +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i64.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i64_nxv4f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i64_nxv4f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v12, v8 +; CHECK-NEXT: vmv4r.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i64.nxv4f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i8.nxv8f32(, , i32) + +define @vfptosi_nxv8i8_nxv8f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i8_nxv8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e8, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i8.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i8_nxv8f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i8_nxv8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vsetvli a0, zero, e8, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i8.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i16.nxv8f32(, , i32) + +define @vfptosi_nxv8i16_nxv8f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i16_nxv8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i16.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i16_nxv8f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i16_nxv8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i16.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i32.nxv8f32(, , i32) + +define @vfptosi_nxv8f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i32.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i32.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i64.nxv8f32(, , i32) + +define @vfptosi_nxv8i64_nxv8f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i64_nxv8f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v16, v8, v0.t +; CHECK-NEXT: vmv8r.v v8, v16 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i64.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i64_nxv8f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i64_nxv8f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfwcvt.rtz.x.f.v v16, v8 +; CHECK-NEXT: vmv8r.v v8, v16 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i64.nxv8f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv16i8.nxv16f32(, , i32) + +define @vfptosi_nxv16i8_nxv16f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i8_nxv16f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e8, m2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v16, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv16i8.nxv16f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv16i8_nxv16f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i8_nxv16f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8 +; CHECK-NEXT: vsetvli a0, zero, e8, m2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v16, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv16i8.nxv16f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv16i16.nxv16f32(, , i32) + +define @vfptosi_nxv16i16_nxv16f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i16_nxv16f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v16 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv16i16.nxv16f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv16i16_nxv16f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16i16_nxv16f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8 +; CHECK-NEXT: vmv.v.v v8, v16 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv16i16.nxv16f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv16i32.nxv16f32(, , i32) + +define @vfptosi_nxv16f32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16f32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m8, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv16i32.nxv16f32( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv16f32_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv16f32_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m8, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv16i32.nxv16f32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i8.nxv1f64(, , i32) + +define @vfptosi_nxv1i8_nxv1f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i8_nxv1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i8.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i8_nxv1f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i8_nxv1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf8, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i8.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i16.nxv1f64(, , i32) + +define @vfptosi_nxv1i16_nxv1f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i16_nxv1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i16.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i16_nxv1f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i16_nxv1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v9, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i16.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i32.nxv1f64(, , i32) + +define @vfptosi_nxv1i32_nxv1f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i32_nxv1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8, v0.t +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i32.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1i32_nxv1f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1i32_nxv1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v9, v8 +; CHECK-NEXT: vmv1r.v v8, v9 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i32.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv1i64.nxv1f64(, , i32) + +define @vfptosi_nxv1f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv1i64.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv1f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv1f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv1i64.nxv1f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i8.nxv2f64(, , i32) + +define @vfptosi_nxv2i8_nxv2f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i8_nxv2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i8.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i8_nxv2f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i8_nxv2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf4, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i8.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i16.nxv2f64(, , i32) + +define @vfptosi_nxv2i16_nxv2f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i16_nxv2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i16.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i16_nxv2f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i16_nxv2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i16.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i32.nxv2f64(, , i32) + +define @vfptosi_nxv2i32_nxv2f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i32_nxv2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i32.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2i32_nxv2f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2i32_nxv2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v10, v8 +; CHECK-NEXT: vmv.v.v v8, v10 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i32.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv2i64.nxv2f64(, , i32) + +define @vfptosi_nxv2f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv2i64.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv2f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv2f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv2i64.nxv2f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i8.nxv4f64(, , i32) + +define @vfptosi_nxv4i8_nxv4f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i8_nxv4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i8.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i8_nxv4f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i8_nxv4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: vsetvli zero, zero, e8, mf2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v8, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i8.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i16.nxv4f64(, , i32) + +define @vfptosi_nxv4i16_nxv4f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i16_nxv4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i16.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i16_nxv4f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i16_nxv4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v12, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i16.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i32.nxv4f64(, , i32) + +define @vfptosi_nxv4i32_nxv4f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i32_nxv4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i32.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4i32_nxv4f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4i32_nxv4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v12, v8 +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i32.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv4i64.nxv4f64(, , i32) + +define @vfptosi_nxv4f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv4i64.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv4f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv4f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv4i64.nxv4f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i8.nxv8f64(, , i32) + +define @vfptosi_nxv8i8_nxv8f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i8_nxv8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, mu +; CHECK-NEXT: vnsrl.wx v10, v16, zero +; CHECK-NEXT: vsetvli zero, zero, e8, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i8.nxv8f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i8_nxv8f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i8_nxv8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, mu +; CHECK-NEXT: vnsrl.wx v10, v16, zero +; CHECK-NEXT: vsetvli zero, zero, e8, m1, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v10, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i8.nxv8f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i16.nxv8f64(, , i32) + +define @vfptosi_nxv8i16_nxv8f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i16_nxv8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8, v0.t +; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v16, zero +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i16.nxv8f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i16_nxv8f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i16_nxv8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8 +; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, mu +; CHECK-NEXT: vnsrl.wx v8, v16, zero +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i16.nxv8f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i32.nxv8f64(, , i32) + +define @vfptosi_nxv8i32_nxv8f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i32_nxv8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v16 +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i32.nxv8f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8i32_nxv8f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8i32_nxv8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu +; CHECK-NEXT: vfncvt.rtz.x.f.w v16, v8 +; CHECK-NEXT: vmv.v.v v8, v16 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i32.nxv8f64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.fptosi.nxv8i64.nxv8f64(, , i32) + +define @vfptosi_nxv8f64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8f64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m8, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.fptosi.nxv8i64.nxv8f64( %va, %m, i32 %evl) + ret %v +} + +define @vfptosi_nxv8f64_unmasked( %va, i32 zeroext %evl) { +; CHECK-LABEL: vfptosi_nxv8f64_unmasked: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m8, ta, mu +; CHECK-NEXT: vfcvt.rtz.x.f.v v8, v8 +; CHECK-NEXT: ret + %head = insertelement poison, i1 true, i32 0 + %m = shufflevector %head, poison, zeroinitializer + %v = call @llvm.vp.fptosi.nxv8i64.nxv8f64( %va, %m, i32 %evl) + ret %v +}