diff --git a/llvm/test/CodeGen/RISCV/rvv/combine-splats.ll b/llvm/test/CodeGen/RISCV/rvv/combine-splats.ll new file mode 100644 --- /dev/null +++ b/llvm/test/CodeGen/RISCV/rvv/combine-splats.ll @@ -0,0 +1,116 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py +; RUN: llc -mtriple=riscv32 -mattr=+m,+experimental-v < %s | FileCheck %s +; RUN: llc -mtriple=riscv64 -mattr=+m,+experimental-v < %s | FileCheck %s + +; fold (and (or x, C), D) -> D if (C & D) == D + +define @and_or_nxv4i32( %A) { +; CHECK-LABEL: and_or_nxv4i32: +; CHECK: # %bb.0: +; CHECK-NEXT: addi a0, zero, 255 +; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, mu +; CHECK-NEXT: vor.vx v26, v8, a0 +; CHECK-NEXT: vand.vi v8, v26, 8 +; CHECK-NEXT: ret + %ins1 = insertelement poison, i32 255, i32 0 + %splat1 = shufflevector %ins1, poison, zeroinitializer + %ins2 = insertelement poison, i32 8, i32 0 + %splat2 = shufflevector %ins2, poison, zeroinitializer + %v1 = or %A, %splat1 + %v2 = and %v1, %splat2 + ret %v2 +} + +; (or (and X, c1), c2) -> (and (or X, c2), c1|c2) iff (c1 & c2) != 0 + +define @or_and_nxv2i64( %a0) { +; CHECK-LABEL: or_and_nxv2i64: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, mu +; CHECK-NEXT: vand.vi v26, v8, 7 +; CHECK-NEXT: vor.vi v8, v26, 3 +; CHECK-NEXT: ret + %ins1 = insertelement poison, i64 7, i32 0 + %splat1 = shufflevector %ins1, poison, zeroinitializer + %ins2 = insertelement poison, i64 3, i32 0 + %splat2 = shufflevector %ins2, poison, zeroinitializer + %v1 = and %a0, %splat1 + %v2 = or %v1, %splat2 + ret %v2 +} + +; If all masked bits are going to be set, that's a constant fold. + +define @or_and_nxv2i64_fold( %a0) { +; CHECK-LABEL: or_and_nxv2i64_fold: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, mu +; CHECK-NEXT: vand.vi v26, v8, 1 +; CHECK-NEXT: vor.vi v8, v26, 3 +; CHECK-NEXT: ret + %ins1 = insertelement poison, i64 1, i32 0 + %splat1 = shufflevector %ins1, poison, zeroinitializer + %ins2 = insertelement poison, i64 3, i32 0 + %splat2 = shufflevector %ins2, poison, zeroinitializer + %v1 = and %a0, %splat1 + %v2 = or %v1, %splat2 + ret %v2 +} + +; fold (shl (shl x, c1), c2) -> (shl x, (add c1, c2)) + +define @combine_vec_shl_shl( %x) { +; CHECK-LABEL: combine_vec_shl_shl: +; CHECK: # %bb.0: +; CHECK-NEXT: addi a0, zero, 2 +; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, mu +; CHECK-NEXT: vmv.s.x v26, a0 +; CHECK-NEXT: addi a0, zero, 4 +; CHECK-NEXT: vmv.s.x v28, a0 +; CHECK-NEXT: vsll.vv v26, v8, v26 +; CHECK-NEXT: vsll.vv v8, v26, v28 +; CHECK-NEXT: ret + %ins1 = insertelement poison, i32 2, i32 0 + %splat1 = shufflevector %ins1, poison, zeroinitializer + %ins2 = insertelement poison, i32 4, i32 0 + %splat2 = shufflevector %ins2, poison, zeroinitializer + %v1 = shl %x, %ins1 + %v2 = shl %v1, %ins2 + ret %v2 +} + +; fold (sra (sra x, c1), c2) -> (sra x, (add c1, c2)) + +define @combine_vec_ashr_ashr( %x) { +; CHECK-LABEL: combine_vec_ashr_ashr: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, mu +; CHECK-NEXT: vsra.vi v25, v8, 2 +; CHECK-NEXT: vsra.vi v8, v25, 4 +; CHECK-NEXT: ret + %ins1 = insertelement poison, i32 2, i32 0 + %splat1 = shufflevector %ins1, poison, zeroinitializer + %ins2 = insertelement poison, i32 4, i32 0 + %splat2 = shufflevector %ins2, poison, zeroinitializer + %v1 = ashr %x, %splat1 + %v2 = ashr %v1, %splat2 + ret %v2 +} + +; fold (srl (srl x, c1), c2) -> (srl x, (add c1, c2)) + +define @combine_vec_lshr_lshr( %x) { +; CHECK-LABEL: combine_vec_lshr_lshr: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, mu +; CHECK-NEXT: vsrl.vi v26, v8, 4 +; CHECK-NEXT: vsrl.vi v8, v26, 4 +; CHECK-NEXT: ret + %ins1 = insertelement poison, i16 2, i32 0 + %splat1 = shufflevector %ins1, poison, zeroinitializer + %ins2 = insertelement poison, i16 4, i32 0 + %splat2 = shufflevector %ins2, poison, zeroinitializer + %v1 = lshr %x, %splat2 + %v2 = lshr %v1, %splat2 + ret %v2 +} diff --git a/llvm/test/CodeGen/RISCV/rvv/urem-seteq-vec.ll b/llvm/test/CodeGen/RISCV/rvv/urem-seteq-vec.ll new file mode 100644 --- /dev/null +++ b/llvm/test/CodeGen/RISCV/rvv/urem-seteq-vec.ll @@ -0,0 +1,41 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py +; RUN: llc -mtriple=riscv32 -mattr=+m,+experimental-v < %s | FileCheck %s --check-prefix=RV32 +; RUN: llc -mtriple=riscv64 -mattr=+m,+experimental-v < %s | FileCheck %s --check-prefix=RV64 + +define @test_urem_vec( %x) nounwind { +; RV32-LABEL: test_urem_vec: +; RV32: # %bb.0: +; RV32-NEXT: lui a0, 1048571 +; RV32-NEXT: addi a0, a0, -1365 +; RV32-NEXT: vsetvli a1, zero, e16, mf4, ta, mu +; RV32-NEXT: vmulhu.vx v25, v8, a0 +; RV32-NEXT: vsrl.vi v25, v25, 2 +; RV32-NEXT: addi a0, zero, 6 +; RV32-NEXT: vnmsub.vx v25, a0, v8 +; RV32-NEXT: vmv.v.i v26, 0 +; RV32-NEXT: vmsne.vi v0, v25, 0 +; RV32-NEXT: vmerge.vim v8, v26, -1, v0 +; RV32-NEXT: ret +; +; RV64-LABEL: test_urem_vec: +; RV64: # %bb.0: +; RV64-NEXT: lui a0, 1048571 +; RV64-NEXT: addiw a0, a0, -1365 +; RV64-NEXT: vsetvli a1, zero, e16, mf4, ta, mu +; RV64-NEXT: vmulhu.vx v25, v8, a0 +; RV64-NEXT: vsrl.vi v25, v25, 2 +; RV64-NEXT: addi a0, zero, 6 +; RV64-NEXT: vnmsub.vx v25, a0, v8 +; RV64-NEXT: vmv.v.i v26, 0 +; RV64-NEXT: vmsne.vi v0, v25, 0 +; RV64-NEXT: vmerge.vim v8, v26, -1, v0 +; RV64-NEXT: ret + %ins1 = insertelement poison, i16 6, i32 0 + %splat1 = shufflevector %ins1, poison, zeroinitializer + %urem = urem %x, %splat1 + %ins2 = insertelement poison, i16 0, i32 0 + %splat2 = shufflevector %ins2, poison, zeroinitializer + %cmp = icmp ne %urem, %splat2 + %ext = sext %cmp to + ret %ext +}