diff --git a/llvm/lib/Target/ARM/ARMAsmPrinter.cpp b/llvm/lib/Target/ARM/ARMAsmPrinter.cpp --- a/llvm/lib/Target/ARM/ARMAsmPrinter.cpp +++ b/llvm/lib/Target/ARM/ARMAsmPrinter.cpp @@ -1293,7 +1293,6 @@ const MachineFunction &MF = *MI->getParent()->getParent(); const ARMSubtarget &STI = MF.getSubtarget(); - unsigned FramePtr = STI.useR7AsFramePointer() ? ARM::R7 : ARM::R11; // If we just ended a constant pool, mark it as such. if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) { @@ -2039,7 +2038,7 @@ if (STI.isTargetDarwin() || STI.isTargetWindows()) { // These platforms always use the same frame register EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) - .addReg(FramePtr) + .addReg(STI.getFramePointerReg()) .addReg(SrcReg) .addImm(0) // Predicate. @@ -2109,7 +2108,7 @@ if (STI.isTargetDarwin() || STI.isTargetWindows()) { // These platforms always use the same frame register EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) - .addReg(FramePtr) + .addReg(STI.getFramePointerReg()) .addReg(SrcReg) .addImm(0) // Predicate. diff --git a/llvm/lib/Target/ARM/ARMBaseRegisterInfo.cpp b/llvm/lib/Target/ARM/ARMBaseRegisterInfo.cpp --- a/llvm/lib/Target/ARM/ARMBaseRegisterInfo.cpp +++ b/llvm/lib/Target/ARM/ARMBaseRegisterInfo.cpp @@ -59,10 +59,6 @@ ARM_MC::initLLVMToCVRegMapping(this); } -static unsigned getFramePointerReg(const ARMSubtarget &STI) { - return STI.useR7AsFramePointer() ? ARM::R7 : ARM::R11; -} - const MCPhysReg* ARMBaseRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { const ARMSubtarget &STI = MF->getSubtarget(); @@ -206,7 +202,7 @@ markSuperRegs(Reserved, ARM::FPSCR); markSuperRegs(Reserved, ARM::APSR_NZCV); if (TFI->hasFP(MF)) - markSuperRegs(Reserved, getFramePointerReg(STI)); + markSuperRegs(Reserved, STI.getFramePointerReg()); if (hasBasePointer(MF)) markSuperRegs(Reserved, BasePtr); // Some targets reserve R9. @@ -243,7 +239,7 @@ BitVector Reserved(getNumRegs()); markSuperRegs(Reserved, ARM::PC); if (TFI->hasFP(MF)) - markSuperRegs(Reserved, getFramePointerReg(STI)); + markSuperRegs(Reserved, STI.getFramePointerReg()); if (hasBasePointer(MF)) markSuperRegs(Reserved, BasePtr); assert(checkAllSuperRegsMarked(Reserved)); @@ -444,6 +440,7 @@ bool ARMBaseRegisterInfo::canRealignStack(const MachineFunction &MF) const { const MachineRegisterInfo *MRI = &MF.getRegInfo(); const ARMFrameLowering *TFI = getFrameLowering(MF); + const ARMSubtarget &STI = MF.getSubtarget(); // We can't realign the stack if: // 1. Dynamic stack realignment is explicitly disabled, // 2. There are VLAs in the function and the base pointer is disabled. @@ -451,7 +448,7 @@ return false; // Stack realignment requires a frame pointer. If we already started // register allocation with frame pointer elimination, it is too late now. - if (!MRI->canReserveReg(getFramePointerReg(MF.getSubtarget()))) + if (!MRI->canReserveReg(STI.getFramePointerReg())) return false; // We may also need a base pointer if there are dynamic allocas or stack // pointer adjustments around calls. @@ -477,7 +474,7 @@ const ARMFrameLowering *TFI = getFrameLowering(MF); if (TFI->hasFP(MF)) - return getFramePointerReg(STI); + return STI.getFramePointerReg(); return ARM::SP; } diff --git a/llvm/lib/Target/ARM/ARMFrameLowering.cpp b/llvm/lib/Target/ARM/ARMFrameLowering.cpp --- a/llvm/lib/Target/ARM/ARMFrameLowering.cpp +++ b/llvm/lib/Target/ARM/ARMFrameLowering.cpp @@ -94,7 +94,7 @@ // or stores. // // The frame pointer might be chosen to be r7 or r11, depending on the target -// architecture and operating system. See ARMSubtarget::useR7AsFramePointer for +// architecture and operating system. See ARMSubtarget::getFramePointerReg for // details. // // Outgoing function arguments must be at the bottom of the stack frame when diff --git a/llvm/lib/Target/ARM/ARMSubtarget.h b/llvm/lib/Target/ARM/ARMSubtarget.h --- a/llvm/lib/Target/ARM/ARMSubtarget.h +++ b/llvm/lib/Target/ARM/ARMSubtarget.h @@ -820,8 +820,11 @@ return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9; } - bool useR7AsFramePointer() const { - return isTargetDarwin() || (!isTargetWindows() && isThumb()); + MCPhysReg getFramePointerReg() const { + if(isTargetDarwin() || (!isTargetWindows() && isThumb())) + return ARM::R7; + else + return ARM::R11; } /// Returns true if the frame setup is split into two separate pushes (first @@ -829,7 +832,7 @@ /// to lr. This is always required on Thumb1-only targets, as the push and /// pop instructions can't access the high registers. bool splitFramePushPop(const MachineFunction &MF) const { - return (useR7AsFramePointer() && + return (getFramePointerReg() == ARM::R7 && MF.getTarget().Options.DisableFramePointerElim(MF)) || isThumb1Only(); } diff --git a/llvm/lib/Target/ARM/Thumb1FrameLowering.cpp b/llvm/lib/Target/ARM/Thumb1FrameLowering.cpp --- a/llvm/lib/Target/ARM/Thumb1FrameLowering.cpp +++ b/llvm/lib/Target/ARM/Thumb1FrameLowering.cpp @@ -681,7 +681,7 @@ // R7 may be used as a frame pointer, hence marked as not generally // allocatable, however there's no reason to not use it as a temporary for // restoring LR. - if (STI.useR7AsFramePointer()) + if (STI.getFramePointerReg() == ARM::R7) PopFriendly.set(ARM::R7); assert(PopFriendly.any() && "No allocatable pop-friendly register?!");